# SONIX Technology Co., Ltd. # SN8F5708 Series Datasheet # 8051-based Microcontroller SN8F5705 SN8F5707 SN8F5708 SN8F570870 SN8F570812 SN8F57082 SN8F570822 SN8F57084 SN8F57085 SN8F57086 SN8F57087 #### 1 Device Overview #### 1.1 Features - Enhanced 8051 microcontroller with reduced instruction cycle time (up to 12 times 80C51) - Up to 8 MHz flexible CPU frequency - Internal 32 MHz Clock Generator (IHRC), 1 MHz to 16 MHz crystal, and external synchronous clock source selections - Real-time clock with 32.768 kHz crystal - Memory configuration 16 KB on-chip Flash program memory (IROM)256 bytes on-chip internal RAM (IRAM)1 KB on-chip external RAM (XRAM) - 19 interrupt sources with priority levels control and unique interrupt vectors - 16 internal interrupts - 3 external interrupts: INTO, INT1, INT2 - Hardware Multiplication/Division Unit - 2 set of DPTR - 2 set 8/16-bit timers with 4 operation modes - 1 set 16-bit timers with 4 comparison output (PWM) and capture channels - 3 set 16-bit PWM generators: each PWM generator has 2 output channels with inverters and dead-band control - 12-bit SAR ADC with 12 external and 3 internal channels, and 4 internal reference voltages - **SPI, UART, I2C** interface with SMBus Support - On-Chip Debug Support: Single-wire debug interface hardware breakpoints Unlimited software breakpoints ROM data security/protection - Watchdog and programmable external reset - 1.8/2.4/3.3-V low voltage detectors - Wide supply voltage (1.8 V 5.5 V) and temperature (-40 °C to 85 °C) range #### 1.2 Applications - Brushless DC motor - Home automation - Household - Other #### 1.3 Features Selection Table | | 0/1 | PWM | 12C | SPI | UART | ADC ext. | OPA | CMP | Ext. INT | Package<br>Types | |------------|-----|-----|-----|-----|------|----------|-----|-----|----------|-----------------------------| | SN8F5708 | 46 | 10 | V | V | V | 12 | 2 | 2 | 3 | LQFP48,QFN48 | | SN8F570870 | 44 | 10 | V | V | V | 12 | 2 | 2 | 3 | QFN46 | | SN8F5707 | 42 | 10 | V | V | V | 12 | 2 | 2 | 3 | LQFP44 | | SN8F57086 | 38 | 10 | V | V | V | 12 | 1 | 2 | 3 | QFN40 | | SN8F5705 | 30 | 9 | V | V | V | 7 | 2 | 2 | 1 | LQFP32,QFN32 | | SN8F57084 | 26 | 9 | V | V | V | 7 | 1 | 1 | 2 | SKDIP28,SOP28,TSSOP28,QFN28 | | SN8F57082 | 18 | 6 | V | _ | V | 7 | _ | _ | 2 | SOP20,TSSOP20 | | SN8F570822 | 18 | 8 | _ | _ | _ | 8 | - | 1 | 3 | TSSOP20 | # SN8F5708 Series | SN8F570812 | 14 | 6 | - | _ | _ | 9 | _ | 1 | 3 | SOP16 | |------------|----|---|---|---|---|---|---|---|---|---------| | SN8F57085 | 14 | 5 | V | _ | _ | 6 | _ | 2 | 1 | TSSOP16 | | SN8F57087 | 14 | 6 | V | V | V | 4 | _ | _ | _ | TSSOP16 | # 1.4 Block Diagram On-chip Debug Support 8051-based CPU Accumulator ALU, MDU System Clock and Power Management Controller Reset and Power-on Controller ISR PC, SP, DPTR 256 Bytes IRAM 32 MHz IHRC On-chip High Clock Generator Timers 1KB On-chip XRAM 16KB On-chip Non-volatile Memory Off-chip Crystal Driver **PWM Generators** SPI, UART, I2C ADC, OP-Amps, Comparators **GPIO / Pin-sharing Controller** # 2 Table of Contents | 1 | Device Overview | 2 | |----|-----------------------------------|------| | 2 | Table of Contents | 4 | | 3 | Revision History | 5 | | 4 | Pin Assignments | 8 | | 5 | CPU | 23 | | 6 | Special Function Registers | 31 | | 7 | Reset and Power-on Controller | 39 | | 8 | System Clock and Power Management | 46 | | 9 | System Operating Mode | 55 | | 10 | Interrupt | 61 | | 11 | MDU | 72 | | 12 | GPIO | 76 | | 13 | External Interrupt | 93 | | 14 | Timer 0 and Timer 1 | 96 | | 15 | Timer 2 | .105 | | 16 | PWM | .116 | | 17 | Comparator | .127 | | 18 | OPA | .134 | | 19 | ADC | .137 | | 20 | UART | .150 | | 21 | SPI | .159 | | 22 | I2C | .167 | | 23 | In-System Program | .180 | | 24 | Electrical Characteristics | .184 | | 25 | Instruction Set | .191 | | 26 | Development Environment | .196 | | 27 | SN8F5708 Starter-Kit | .198 | | 28 | ROM Programming Pin | .201 | | 29 | Ordering Information | .205 | | 30 | Package Information | .206 | | 31 | Appendix: Reference Document | .221 | # 3 Revision History | Revision | Date | Description | |----------|-----------|----------------------------------------------------------------------| | 1.0 | July 2015 | First issue. | | 1.1 | Sep. 2015 | Modify LQFP32/QFN32 pin assignment. | | 1.2 | Oct. 2015 | Modify timer section and electrical characteristic section. | | | | 2. Add program memory security section, special function register | | | | section and noise filter section. | | | | 3. Add SN8F57085/SN8F57086/SN8F57087 part number and SOP20 | | | | package type. | | | | 4. Modify minimum requirement in debug interface section. | | 1.3 | Oct. 2015 | Modify endurance time of electrical characteristic section. | | 1.4 | Nov. 2015 | 1. Modify SN8F57081 part number to SN8F570870. | | | | 2. Modify device nomenclature and electrical characteristic section. | | 1.5 | Dec. 2015 | Add QFN28 package type. | | 1.6 | Dec. 2015 | Modify electrical characteristic in IHRC section. | | 1.7 | May 2016 | 1. Add Timer 2 capture function waveform to illustrate operation. | | | | 2. Special Function Registers adds Register Declaration section. | | | | 3. Add Appendix: Reference Document chapter. | | | | 4. Add ROM Programming Pin chapter. | | | | 5. Add SN8F570812/SN8F570822 part number and SOP16 package | | | | type. | | 1.8 | Sep. 2016 | 1. Modify the description of OPM register. | | | | 2. Add WDT description in watchdog reset section. | | 1.9 | Oct. 2016 | 1. Add UART Baud Rate Table and modify TB80/RB80. | | | | 2. Modify electrical characteristic section. | | | | 3. Modify feature section and feature selection table. | | 2.0 | Sep. 2017 | Modify baud rate control section. | | | | 2. Modify pflag initial value. | | | | 3. Add pin circuit diagrams section. | | | | 4. Modify ordering information. | | | | 5. Add package information. | | 2.1 | Jun. 2018 | 1. Modify external interrupt request flag type. | | | | 2. Add SN8F57084XG package type. | | 2.2 | Jul. 2018 | 1. Repair an error, omission, etc. | | | | 2. Add Pin Characteristic section. | | | | 3. Modify Internal & External RAM section description. | | | | 4. Modify Program Memory section description. | | | l | | |-----|-----------|-------------------------------------------------------------------------------| | | | 5. Modify Configuration of Reset and Power-on Controller section description. | | | | 6. Modify Power-on Sequence, LVD Reset and External Reset Pin | | | | section description. | | | | 7. Modify System clock section description. | | | | 8. Add High Speed Clock and Real time clock section. | | | | 9. Modify Power Management section description. | | | | 10. Add System clock timing section. | | | | 11. Add System Operating Mode chapter. | | | | 12. Modify Interrupt Priority section description. | | | | 13. Interrupt chapter adds example section. | | | | 14. Modify UART chapter description and baud rate table. | | | | 15. I2C chapter adds protocol description diagram and modifies the | | | | clock rate table. | | | | 16. Debug Interface chapter was renamed Development | | | | Environment chapter. Modify Development Environment | | | | chapter description. Add Development Tool section. | | | | 17. Add SN5708 Starter-kit chapter. | | | | 18. Modify ROM Programming Pin chapter description. Add MP5 | | | | Hardware Connecting, SN-Link ISP Programming and SN-Link ISP | | | | Programming Pin Mapping sections. | | 2.3 | Dec. 2018 | 1. Modify typing error in pin assignment and T2 comparison | | | | output section. | | | | 2. Remove SSOP28 and add TSSOP28 package. | | | | 3. Modify Pin Circuit Diagrams section. | | 2.4 | Jan. 2019 | 1. Repair an error, omission, etc. | | | | 2. Modify ADC input offset range. | | | | 3. Modify power on sequence and system clock timing. | | | | 4. Modify Package Information section. | | | | 5. Modify SPI operation section description. | | | | 6. Modify Timer0/ Timer1 section description. | | 2.5 | May 2022 | 1. Modify ADC VREFH register description. | | 2.6 | Oct. 2023 | 1. Added graphics and tables in electrical characteristic section. | | | | 2. Modify wake-up timing graph and description in IDLE mode. | | | | 3. Modify ordering Information section. | | 2.7 | Apr. 2024 | 1. Add note for pin assignments and GPIO section about not pin | | | | out I/O. | | | | 2. Add note for ISP operation. | | | | | | | | 3. | Modify electrical characteristic section. | |-----|-----------|----|-------------------------------------------------------| | | | 4. | Modify memory description in feature table | | | | 5. | Modify typing error. | | 2.8 | Feb. 2025 | 1. | Modify flash endurance section. | | | | 2. | Modify GPIO, PWM, SPCON register description and P1OC | | | | | typing error. | | | | | | SONIX reserves the right to make change without further notice to any products herein to improve reliability, function or design. SONIX does not assume any liability arising out of the application or use of any product or circuit described herein; neither does it convey any license under its patent rights nor the rights of others. SONIX products are not designed, intended, or authorized for us as components in systems intended, for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SONIX product could create a situation where personal injury or death may occur. Should Buyer purchase or use SONIX products for any such unintended or unauthorized application. Buyer shall indemnify and hold SONIX and its officers, employees, subsidiaries, affiliates and distributors harmless against all claims, cost, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use even if such claim alleges that SONIX was negligent regarding the design or manufacture of the part. #### 4 Pin Assignments #### 4.1 SN8F5708F/J (LQFP48/QFN48) #### 4.2 SN8F570870J (QFN46) \* Note: The pins which are not pin-out shall be set correctly to decrease power consumption in low-power modes. Strongly recommended to set these pins as input pull-up. # 4.3 SN8F5707F (LQFP44) \* Note: The pins which are not pin-out shall be set correctly to decrease power consumption in low-power modes. Strongly recommended to set these pins as input pull-up. #### 4.4 SN8F57086J (QFN40) \* Note: The pins which are not pin-out shall be set correctly to decrease power consumption in low-power modes. Strongly recommended to set these pins as input pull-up. # 4.5 SN8F5705F/J (LQFP32/QFN32) Note: The pins which are not pin-out shall be set correctly to decrease power consumption in low-power modes. Strongly recommended to set these pins as input pull-up. #### 4.6 SN8F57084K/S/T (SKDIP28/SOP28/TSSOP28) | VSS | 1 | U | 28 | VDD | |------------------|----|---|----|------------------| | XIN/P0.0 | 2 | | 27 | P5.4/AVREFH | | XOUT/P0.1 | 3 | | 26 | P5.5/AVREFL | | RST/P0.2 | 4 | | 25 | P4.0/AIN0/SWAT | | UTX/P0.5 | 5 | | 24 | P4.6/AIN6/PWM10 | | URX/P0.6 | 6 | | 23 | P4.7/AIN7/PWM11 | | SSN/P0.7 | 7 | | 22 | P5.0/AIN8/PWM20 | | MOSI/T2COM1/P1.1 | 8 | | 21 | P5.1/AIN9/PWM21 | | MISO/T2COM2/P1.2 | 9 | | 20 | P5.2/AIN10/PWM30 | | SCK/T2COM3/P1.3 | 10 | | 19 | P5.3/AIN11/PWM31 | | SCL/P1.4 | 11 | | 18 | P3.3/OP1N | | SDA/P1.5 | 12 | | 17 | P3.4/OP1P/T2CC0 | | T2RL/INT1/P2.2 | 13 | | 16 | P3.5/OP1O/T2CC1 | | T2/INT2/P2.3 | 14 | | 15 | P2.6/CM1N | | | | | | | \* Note: The pins which are not pin-out shall be set correctly to decrease power consumption in low-power modes. Strongly recommended to set these pins as input pull-up. #### 4.7 SN8F57084J (QFN28) Note: The pins which are not pin-out shall be set correctly to decrease power consumption in low-power modes. Strongly recommended to set these pins as input pull-up. #### 4.8 SN8F57082S/T (SOP20/TSSOP20) | VSS | 1 U | 20 | VDD | |----------------|-----|----|------------------| | XIN/P0.0 | 2 | 19 | P5.4/AVREFH | | XOUT/P0.1 | 3 | 18 | P5.5/AVREFL | | RST/P0.2 | 4 | 17 | P4.0/AIN0/SWAT | | UTX/P0.5 | 5 | 16 | P4.6/AIN6/PWM10 | | URX/P0.6 | 6 | 15 | P4.7/AIN7/PWM11 | | SCL/P1.4 | 7 | 14 | P5.0/AIN8/PWM20 | | SDA/P1.5 | 8 | 13 | P5.1/AIN9/PWM21 | | T2RL/INT1/P2.2 | 9 | 12 | P5.2/AIN10/PWM30 | | T2/INT2/P2.3 | 10 | 11 | P5.3/AIN11/PWM31 | \* Note: The pins which are not pin-out shall be set correctly to decrease power consumption in low-power modes. Strongly recommended to set these pins as input pull-up. #### 4.9 SN8F570822T (TSSOP20) \* Note: The pins which are not pin-out shall be set correctly to decrease power consumption in low-power modes. Strongly recommended to set these pins as input pull-up. #### 4.10 SN8F570812S (SOP16) | | | | | I | |---------------------|---|---|----|---------------------| | *INT0/P2.1/SCL/P1.4 | 1 | U | 16 | P4.4/AIN4/P0.2/RST* | | T2RL/INT1/P2.2 | 2 | | 15 | PO.0/XIN | | T2/INT2/P2.3 | 3 | | 14 | VSS | | CM1N/P2.6 | 4 | | 13 | VDD | | PWM31/AIN11/P5.3 | 5 | | 12 | P4.0/AIN0/SWAT | | PWM30/AIN10/P5.2 | 6 | | 11 | P4.1/AIN1 | | PWM21/AIN9/P5.1 | 7 | | 10 | P4.6/AIN6/PWM10 | | PWM20/AIN8/P5.0 | 8 | | 9 | P4.7/AIN7/PWM11 | \* Note: The pins which are not pin-out shall be set correctly to decrease power consumption in low-power modes. Strongly recommended to set these pins as input pull-up. #### 4.11 SN8F57085T (TSSOP16) | VSS | 1 | U | 16 | VDD | |-----------|---|---|----|------------------| | XIN/P0.0 | 2 | | 15 | P4.0/AIN0/SWAT | | RST/P0.2 | 3 | | 14 | P4.6/AIN6/PWM10 | | SCL/P1.4 | 4 | | 13 | P4.7/AIN7/PWM11 | | SDA/P1.5 | 5 | | 12 | P5.0/AIN8/PWM20 | | INT0/P2.1 | 6 | | 11 | P5.1/AIN9/PWM21 | | CM1P/P2.5 | 7 | | 10 | P5.3/AIN11/PWM31 | | CM1N/P2.6 | 8 | | 9 | P3.6/CM0N/T2CC2 | \* Note: The pins which are not pin-out shall be set correctly to decrease power consumption in low-power modes. Strongly recommended to set these pins as input pull-up. #### 4.12 SN8F57087T (TSSOP16) | XIN/P0.0 | 1 | U | 16 | VSS | |------------------|---|---|----|-----------------| | RST/P0.2 | 2 | | 15 | VDD | | UTX/P0.5 | 3 | | 14 | P4.0/AIN0/SWAT | | URX/P0.6 | 4 | | 13 | P4.6/AIN6/PWM10 | | MOSI/T2COM1/P1.1 | 5 | | 12 | P4.7/AIN7/PWM11 | | MISO/T2COM2/P1.2 | 6 | | 11 | P5.0/AIN8/PWM20 | | SCK/T2COM3/P1.3 | 7 | | 10 | P0.7/SSN | | SDA/P1.5 | 8 | | 9 | P1.4/SCL | \* Note: The pins which are not pin-out shall be set correctly to decrease power consumption in low-power modes. Strongly recommended to set these pins as input pull-up. <sup>\*</sup> Pin double bond. # 4.13 Pin Descriptions # **Power Pins** | Pin Name | Туре | Description | | | | |----------|-------|--------------|--|--|--| | VDD | Power | Power supply | | | | | VSS | Power | Ground (0 V) | | | | | Pin Name | Type | Description | |----------|----------------|------------------------------------------------------------------| | P0.0 | Digital I/O | GPIO: Bi-direction pin. Schmitt trigger structure as input mode. | | | | Built-in pull-up resisters. Level change wake-up. | | XIN | Analog Input | System clock: external clock input | | P0.1 | Digital I/O | GPIO: Bi-direction pin. Schmitt trigger structure as input mode. | | | | Built-in pull-up resisters. Level change wake-up. | | XOUT | Analog | System clock: drive external crystal/resonator | | | Output | | | P0.2 | Digital I/O | GPIO: Bi-direction pin. Schmitt trigger structure as input mode. | | | | Built-in pull-up resisters. Level change wake-up. | | Reset | Digital Input | System reset (active low) | | P0.3 | Digital I/O | GPIO: Bi-direction pin. Schmitt trigger structure as input mode. | | | | Built-in pull-up resisters. Level change wake-up. | | P0.4 | Digital I/O | GPIO: Bi-direction pin. Schmitt trigger structure as input mode. | | | | Built-in pull-up resisters. Level change wake-up. | | P0.5 | Digital I/O | GPIO: Bi-direction pin. Schmitt trigger structure as input mode. | | | | Built-in pull-up resisters. Level change wake-up. | | UTX | Digital Output | UART: transmission pin | | P0.6 | Digital I/O | GPIO: Bi-direction pin. Schmitt trigger structure as input mode. | | | | Built-in pull-up resisters. Level change wake-up. | | URX | Digital Input | UART: reception pin | | P0.7 | Digital I/O | GPIO: Bi-direction pin. Schmitt trigger structure as input mode. | | | | Built-in pull-up resisters. Level change wake-up. | | SSN | Digital Input | SPI: salve selection pin (slave mode) | | Pin Name | Туре | Description | |----------|----------------|-----------------------------------------------------------------| | P1.0 | Digital I/O | GPIO: Bi-direction pin. Schmitt trigger structure as input mode | | | | Built-in pull-up resisters. Level change wake-up. | | T2COM0 | Digital Output | Timer 2: compare 0 output | | P1.1 | Digital I/O | GPIO: Bi-direction pin. Schmitt trigger structure as input mode | | | | Built-in pull-up resisters. Level change wake-up. | | MOSI | Digital I/O | SPI: transmission pin (master) reception pin (slave) | | T2COM1 | Digital Output | Timer 2: compare 1 output | | P1.2 | Digital I/O | GPIO: Bi-direction pin. Schmitt trigger structure as input mode | | | | Built-in pull-up resisters. Level change wake-up. | | MISO | Digital I/O | SPI: reception pin (master) transmission pin (slave) | | T2COM2 | Digital Output | Timer 2: compare 2 output | | P1.3 | Digital I/O | GPIO: Bi-direction pin. Schmitt trigger structure as input mode | | | | Built-in pull-up resisters. Level change wake-up. | | SCK | Digital I/O | SPI: clock output (master) clock input (slave) | | T2COM3 | Digital Output | Timer 2: compare 3 output | | P1.4 | Digital I/O | GPIO: Bi-direction pin. Schmitt trigger structure as input mode | | | | Built-in pull-up resisters. Level change wake-up. | | SCL | Digital I/O | I2C: clock output (master) clock input (slave) | | P1.5 | Digital I/O | GPIO: Bi-direction pin. Schmitt trigger structure as input mode | | | | Built-in pull-up resisters. Level change wake-up. | | SDA | Digital I/O | I2C: data pin | | P1.6 | Digital I/O | GPIO: Bi-direction pin. Schmitt trigger structure as input mode | | | | Built-in pull-up resisters. Level change wake-up. | | P1.7 | Digital I/O | GPIO: Bi-direction pin. Schmitt trigger structure as input mode | | | | Built-in pull-up resisters. Level change wake-up. | | Pin Name | Туре | Description | |----------|----------------|------------------------------------------------------------------| | P2.0 | Digital I/O | GPIO: Bi-direction pin. Schmitt trigger structure as input mode. | | | | Built-in pull-up resisters. | | P2.1 | Digital I/O | GPIO: Bi-direction pin. Schmitt trigger structure as input mode. | | | | Built-in pull-up resisters. | | INT0 | Digital Input | INTO: external interrupt 0 | | P2.2 | Digital I/O | GPIO: Bi-direction pin. Schmitt trigger structure as input mode. | | | | Built-in pull-up resisters. | | INT1 | Digital Input | INT1: external interrupt 1 | | T2RL | Digital Input | Timer 2: reload trigger input | | P2.3 | Digital I/O | GPIO: Bi-direction pin. Schmitt trigger structure as input mode. | | | | Built-in pull-up resisters. | | INT2 | Digital Input | INT2: external interrupt 2 | | T2 | Digital Input | Timer 2: event counter input | | P2.4 | Digital I/O | GPIO: Bi-direction pin. Schmitt trigger structure as input mode. | | | | Built-in pull-up resisters. | | CM10 | Digital Output | Comparator 1: output | | P2.5 | Digital I/O | GPIO: Bi-direction pin. Schmitt trigger structure as input mode. | | | | Built-in pull-up resisters. | | CM1P | Analog Input | Comparator 1: positive input | | P2.6 | Digital I/O | GPIO: Bi-direction pin. Schmitt trigger structure as input mode. | | | | Built-in pull-up resisters. | | CM1N | Analog Input | Comparator 1: negative input | | P2.7 | Digital I/O | GPIO: Bi-direction pin. Schmitt trigger structure as input mode. | | | | Built-in pull-up resisters. | | CM00 | Digital Output | Comparator 0: output | | 10103 | | | | | | | |----------|---------------|------------------------------------------------------------------|--|--|--|--| | Pin Name | Type | Description | | | | | | P3.0 | Digital I/O | GPIO: Bi-direction pin. Schmitt trigger structure as input mode. | | | | | | | | Built-in pull-up resisters. | | | | | | OP0N | Analog Input | OPA 0: negative input | | | | | | P3.1 | Digital I/O | GPIO: Bi-direction pin. Schmitt trigger structure as input mode. | | | | | | | | Built-in pull-up resisters. | | | | | | ОРОР | Analog Input | OPA 0: positive input | | | | | | P3.2 | Digital I/O | GPIO: Bi-direction pin. Schmitt trigger structure as input mode. | | | | | | | | Built-in pull-up resisters. | | | | | | OP0O | Analog | OPA 0: output | | | | | | | Output | | | | | | | P3.3 | Digital I/O | GPIO: Bi-direction pin. Schmitt trigger structure as input mode. | | | | | | | | Built-in pull-up resisters. | | | | | | OP1N | Analog Input | OPA 1: negative input | | | | | | P3.4 | Digital I/O | GPIO: Bi-direction pin. Schmitt trigger structure as input mode. | | | | | | | | Built-in pull-up resisters. | | | | | | OP1P | Analog Input | OPA 1: positive input | | | | | | T2CC0 | Digital Input | Timer 2: capture 0 input | | | | | | P3.5 | Digital I/O | GPIO: Bi-direction pin. Schmitt trigger structure as input mode. | | | | | | | | Built-in pull-up resisters. | | | | | | OP1O | Analog | OPA 1: output | | | | | | T2CC1 | Output | Timer 2: capture 1 input | | | | | | | Digital Input | | | | | | | P3.6 | Digital I/O | GPIO: Bi-direction pin. Schmitt trigger structure as input mode. | | | | | | | | Built-in pull-up resisters. | | | | | | CMON | Analog Input | Comparator 0: negative input | | | | | | T2CC2 | Digital Input | Timer 2: capture 2 input | | | | | | P3.7 | Digital I/O | GPIO: Bi-direction pin. Schmitt trigger structure as input mode. | | | | | | | | Built-in pull-up resisters. | | | | | | СМОР | Analog Input | Comparator 0: positive input | | | | | | T2CC3 | Digital Input | Timer 2: capture 3 input | | | | | | Pin Name | Туре | Description | |----------|----------------|-----------------------------------------------------------------| | P4.0 | Digital I/O | GPIO: Bi-direction pin. Schmitt trigger structure as input mode | | | | Built-in pull-up resisters. | | SWAT | Digital I/O | Debug interface | | AIN0 | Analog Input | ADC: input channel 0 | | P4.1 | Digital I/O | GPIO: Bi-direction pin. Schmitt trigger structure as input mode | | | | Built-in pull-up resisters. | | AIN1 | Analog Input | ADC: input channel 1 | | P4.2 | Digital I/O | GPIO: Bi-direction pin. Schmitt trigger structure as input mode | | | | Built-in pull-up resisters. | | AIN2 | Analog Input | ADC: input channel 2 | | P4.3 | Digital I/O | GPIO: Bi-direction pin. Schmitt trigger structure as input mode | | | | Built-in pull-up resisters. | | AIN3 | Analog Input | ADC: input channel 3 | | P4.4 | Digital I/O | GPIO: Bi-direction pin. Schmitt trigger structure as input mode | | | | Built-in pull-up resisters. | | AIN4 | Analog Input | ADC: input channel 4 | | P4.5 | Digital I/O | GPIO: Bi-direction pin. Schmitt trigger structure as input mode | | | | Built-in pull-up resisters. | | AIN5 | Analog Input | ADC: input channel 5 | | P4.6 | Digital I/O | GPIO: Bi-direction pin. Schmitt trigger structure as input mode | | | | Built-in pull-up resisters. | | AIN6 | Analog Input | ADC: input channel 6 | | PWM10 | Digital Output | PWM: programmable PWM output | | P4.7 | Digital I/O | GPIO: Bi-direction pin. Schmitt trigger structure as input mode | | | | Built-in pull-up resisters. | | AIN7 | Analog Input | ADC: input channel 7 | | PWM11 | Digital Output | PWM: programmable PWM output | | Pin Name | Туре | Description | | |----------|----------------|------------------------------------------------------------------|--| | P5.0 | Digital I/O | GPIO: Bi-direction pin. Schmitt trigger structure as input mode. | | | | | Built-in pull-up resisters. | | | AIN8 | Analog Input | ADC: input channel 8 | | | PWM20 | Digital Output | PWM: programmable PWM output | | | P5.1 | Digital I/O | GPIO: Bi-direction pin. Schmitt trigger structure as input mod | | | | | Built-in pull-up resisters. | | | AIN9 | Analog Input | ADC: input channel 9 | | | PWM21 | Digital Output | PWM: programmable PWM output | | | P5.2 | Digital I/O | GPIO: Bi-direction pin. Schmitt trigger structure as input mode. | | | | | Built-in pull-up resisters. | | | AIN10 | Analog Input | ADC: input channel 10 | | | PWM30 | Digital Output | PWM: programmable PWM output | | | P5.3 | Digital I/O | GPIO: Bi-direction pin. Schmitt trigger structure as input mode. | | | | | Built-in pull-up resisters. | | | AIN11 | Analog Input | ADC: input channel 11 | | | PWM31 | Digital Output | PWM: programmable PWM output | | | P5.4 | Digital I/O | GPIO: Bi-direction pin. Schmitt trigger structure as input mode. | | | | | Built-in pull-up resisters. | | | AVREFH | Analog Input | ADC: external high reference voltage | | | P5.5 | Digital I/O | GPIO: Bi-direction pin. Schmitt trigger structure as input mode. | | | | | Built-in pull-up resisters. | | | AVREFL | Analog Input | ADC: external low reference voltage | | # 4.14 Pin Characteristic | Port | Open-<br>Drain | Sink<br>Current<br>100mA<br>VSS+1.5V | Sink<br>Current<br>20mA<br>VSS+0.5V | External<br>Interrupt | Wakeup<br>(Level<br>change) | Shared Pin | |------|----------------|--------------------------------------|-------------------------------------|-----------------------|-----------------------------|-------------| | P0.0 | _ | V | - | - | V | XIN | | P0.1 | - | V | - | - | V | XOUT | | P0.2 | - | V | - | - | V | RST | | P0.3 | - | V | - | - | V | | | P0.4 | - | V | - | - | V | | | P0.5 | V | V | - | - | V | UTX | | P0.6 | V | V | - | - | V | URX | | P0.7 | - | V | - | - | V | SSN | | P1.0 | - | V | - | - | V | T2COM0 | | P1.1 | V | V | - | - | V | T2COM1/MOSI | | P1.2 | V | V | - | - | V | T2COM2/MISO | | P1.3 | V | V | - | - | V | T2COM3/SCK | | P1.4 | _ | - | V | - | V | SCL | | P1.5 | - | - | V | - | V | SDA | | P1.6 | - | - | V | - | V | | | P1.7 | - | - | V | - | V | | | P2.0 | - | - | V | - | - | | | P2.1 | - | - | V | V | - | INTO | | P2.2 | - | - | V | V | - | INT1/T2RL | | P2.3 | - | - | V | V | - | INT2/T2 | | P2.4 | - | - | V | - | - | CM10 | | P2.5 | - | - | V | - | - | CM1P | | P2.6 | - | - | V | - | - | CM1N | | P2.7 | - | - | V | - | - | CM00 | | P3.0 | - | - | V | - | - | OP0N | | P3.1 | - | - | V | - | - | OP0P | | P3.2 | - | - | V | - | - | OP0O | | P3.3 | - | - | V | - | - | OP1N | | P3.4 | - | - | V | - | - | OP1P/T2CC0 | | P3.5 | - | - | V | - | - | OP1O/T2CC1 | | P3.6 | - | - | V | - | - | CM0N/T2CC2 | | P3.7 | - | - | V | - | - | CM0P/T2CC3 | | P4.0 | - | - | V | - | - | AINO/SWAT | | P4.1 | - | - | V | - | - | AIN1 | | P4.2 | - | - | V | - | - | AIN2 | | P4.3 | - | - | V | - | - | AIN3 | | P4.4 | - | - | V | - | _ | AIN4 | | P4.5 | - | - | V | - | _ | AIN5 | | P4.6 | - | - | V | - | - | AIN6/PWM10 | | P4.7 | - | - | V | - | - | AIN7/PWM11 | | P5.0 | - | - | V | - | - | AIN8/PWM20 | |------|---|---|---|---|---|-------------| | P5.1 | - | - | V | - | - | AIN9/PWM21 | | P5.2 | - | _ | V | _ | - | AIN10/PWM30 | | P5.3 | - | - | V | - | - | AIN11/PWM31 | | P5.4 | - | _ | V | _ | - | AVREFH | | P5.5 | - | _ | V | _ | _ | AVREFL | # 4.15 Pin Circuit Diagrams Normal Bi-direction I/O Pin. Bi-direction I/O Pin Shared with Specific Digital Input Function, e.g. INTO, Event counter, SIO, UART. <sup>\*.</sup> Some specific functions switch I/O direction directly, not through PnM register. Bi-direction I/O Pin Shared with Specific Digital Output Function, e.g. PWM, SIO, UART. <sup>\*.</sup> Some specific functions switch I/O direction directly, not through PnM register. Bi-direction I/O Pin Shared with Specific Analog Input Function, e.g. XIN, ADC. <sup>\*.</sup> Some specific functions switch I/O direction directly, not through PnM register. Bi-direction I/O Pin Shared with Specific Analog Output Function, e.g. XOUT... <sup>\*.</sup> Some specific functions switch I/O direction directly, not through PnM register. #### 5 CPU SN8F5000 family is an enhanced 8051 microcontroller (MCU). It is fully compatible with MCS-51 instructions, hence the ability to cooperate with modern development environment (e.g. Keil C51). Generally speaking, SN8F5000 CPU has 9.4 to 12.1 times faster than the original 8051 at the same frequency. #### **5.1 Memory Organization** SN8F5708 builds in three on-chip memories: internal RAM (IRAM), external RAM (XRAM), and program memory (IROM). The internal RAM is a 256-byte RAM which has higher access performance (direct and indirect addressing). By contrast, the external RAM has 1 KB of size, but it requires a longer access period. The program memory is a 16 KB non-volatile memory and has a maximum 8 MHz speed limitation. #### 5.2 Internal RAM (IRAM) 256 X 8-bit RAM (Internal Data Memory) | Address | RAM Location | | | |--------------|----------------------|---------------------------|--------------------------------------------------| | 000h<br>01Fh | Work Register Area | | 00h-7Fh of RAM is direct and indirect access RAM | | 020h<br>02Fh | Bit Addressable Area | | | | 030h | | | | | | General Purpose Area | | | | 07Fh | | | | | 080h | | | 080h-0FFh store special | | ••• | General Purpose Area | Special Function Register | function registers. | | | (Indirect Access) | (Direct Access) | | | | | | | | 0FFh | | | End of Bank 0 | The 256-byte data RAM in internal data memory is a standard 8051 RAM access configuration. The upper 128-byte RAM is general purpose RAM and can configure by direct addressing access and indirect addressing access. The lower 128-byte can be indirect access RAM in general purpose or direct access RAM in special function register (SFR). - 0x0000-0x007F: General purpose RAM contains work register area and bit addressable area. In this area, direct or indirect addressing can be used. - 0x0000-0x001F: Work register area includes 4-bank. Each bank has 8 work registers (R0 R7) which is selected by RS0/RS1 in PSW register. - 0x0020-0x002F: Bit addressable area. In the bit addressable area, user can read or write any single bit in this range by using the unique address for that bit. Supports 16bytes bit addressable RAM area giving 128 addressable bits. Each bit has individual address in the range from 00H to 7FH. Thus, the bit can be addressed directly. Bit0 of the byte 20H has bit address 00H and Bit 7 of the byte 20H has bit address 07H. Bit0 of the byte 2FH has bit address 7FH. When set "SETB 42H", it means the bit2 of the byte 28H is set. | | Byte Address | Bit 0 | Bit 1 | Bit 2 | Bit 3 | Bit 4 | Bit 5 | Bit 6 | Bit 7 | |----------------------|--------------|-------|-------|-------|-------|-------|-------|-------|-------| | | 0x20 | 0x00 | 0x01 | 0x02 | 0x03 | 0x04 | 0x05 | 0x06 | 0x07 | | | 0x21 | 0x08 | 0x09 | 0x0A | 0x0B | 0x0C | 0x0D | 0x0E | 0x0F | | | 0x22 | 0x10 | 0x11 | 0x12 | 0x13 | 0x14 | 0x15 | 0x16 | 0x17 | | | 0x23 | 0x18 | 0x19 | 0x1A | 0x1B | 0x1C | 0x1D | 0x1E | 0x1F | | a | 0x24 | 0x20 | 0x21 | 0x22 | 0x23 | 0x24 | 0x25 | 0x26 | 0x27 | | Are | 0x25 | 0x28 | 0x29 | 0x2A | 0x2B | 0x2C | 0x2D | 0x2E | 0x2F | | ple | 0x26 | 0x30 | 0x31 | 0x32 | 0x33 | 0x34 | 0x35 | 0x36 | 0x37 | | essa | 0x27 | 0x38 | 0x39 | 0x3A | 0x3B | 0x3C | 0x3D | 0x3E | 0x3F | | Bit Addressable Area | 0x28 | 0x40 | 0x41 | 0x42 | 0x43 | 0x44 | 0x45 | 0x46 | 0x47 | | | 0x29 | 0x48 | 0x49 | 0x4A | 0x4B | 0x4C | 0x4D | 0x4E | 0x4F | | | 0x2A | 0x50 | 0x51 | 0x52 | 0x53 | 0x54 | 0x55 | 0x56 | 0x57 | | | 0x2B | 0x58 | 0x59 | 0x5A | 0x5B | 0x5C | 0x5D | 0x5E | 0x5F | | | 0x2C | 0x60 | 0x61 | 0x62 | 0x63 | 0x64 | 0x65 | 0x66 | 0x67 | | | 0x2D | 0x68 | 0x69 | 0x6A | 0x6B | 0x6C | 0x6D | 0x6E | 0x6F | | | 0x2E | 0x70 | 0x71 | 0x72 | 0x73 | 0x74 | 0x75 | 0x76 | 0x77 | | | 0x2F | 0x78 | 0x79 | 0x7A | 0x7B | 0x7C | 0x7D | 0x7E | 0x7F | 0x0080~0x00FF: General purpose area in indirect addressing access or special function register in direct addressing access. #### 5.3 External RAM (XRAM) 1024 X 8-bit XRAM (Extension Data Memory) The external RAM enlarges the capacity of variables; it is the lowest access performance in the contrast of internal RAM. Since frequently used variables and local variables are expected to store in internal RAM, the vast majority of external RAM usages are specific. It can be allocated as a variable storage area for lower priority tasks, or look-up table preloaded from ROM to speed up the access period. The upper 1024-byte XRAM is general purpose RAM and can configure by MOVX instruction access. #### 5.4 Program Memory (IROM) The program memory is a non-volatile storage area where stores code, look-up ROM table, and other data with occasional modification. It can be updated by debug tools like SN-Link3, and a program can also self-update via in-system program process (refer to In-system Program). | Address | ROM | Comment | |---------|-------------------------------|---------------------| | 0000Н | Reset vector | Reset vector | | 0001H | General purpose area | User program | | 0002H | General purpose area | | | 0003H | INTO Interrupt vector | Interrupt vector | | 000BH | TIMER0 Interrupt vector | | | 0013H | INT1 Interrupt vector | | | 001BH | TIMER1 Interrupt vector | | | 0023H | UART Interrupt vector | | | 002BH | TIMER2 Interrupt vector | | | 0043H | I2C Interrupt vector | | | 004BH | SPI Interrupt vector | | | 0053H | T2COM0 Interrupt vector | | | 005BH | T2COM1 Interrupt vector | | | 0063H | T2COM2 Interrupt vector | | | 006BH | T2COM3 Interrupt vector | | | 0083H | PWM1 Interrupt vector | | | 008BH | PWM2 Interrupt vector | | | 0093H | PWM3 Interrupt vector | | | 009BH | ADC Interrupt vector | | | 00A3H | Comparator 0 Interrupt vector | | | 00ABH | Comparator 1 Interrupt vector | | | 00EBH | INT2 Interrupt vector | | | 00ECH | | User program | | | | | | | General purpose area | | | | | | | | | End of user program | | 3FF6H | | | | 3FF7H | | | | | Reserved | | | 3FFEH | | | | 3FFFH | | | The ROM includes reset vector, Interrupt vector, general purpose area and reserved area. The reset vector is program beginning address. The interrupt vector is the head of interrupt service routine when any interrupt occurring. The general purpose area is main program area including main loop, sub-routines and data table. • 0x0000 Reset vector: Program counter points to 0x0000 after any reset events (power on reset, reset pin reset, watchdog reset, LVD reset...). - 0x0001~0x0002: General purpose area to process system reset operation. - 0x0003~0x00EB: Multi interrupt vector area. Each of interrupt events has a unique interrupt vector. - 0x00EC~0x3FDF: General purpose area for user program and ISP (EEPROM function). - 0x3FE0~0x3FF5: General purpose area for user program. Do not execute ISP. - 0x3FF6~0x3FFF: Reserved area. Do not execute ISP. #### 5.5 Program Memory Security The SN8F5708 provides security options at the disposal of the designer to prevent unauthorized access to information stored in FLASH memory. When enable security option, the ROM code is secured and not dumped complete ROM contents. ROM security rule is all address ROM data protected and outputs 0x00. #### 5.6 Data Pointer A data pointer helps to specify the XRAM and IROM address while performing MOVX and MOVC instructions. The microcontroller has two set of data pointer (DPH/DPL and DPH1/DPL1) which is selectable by DPS register. The DPC register controls two functions: next DPTR selection and automatically increase/decrease DPTR function. The next DPTR selection can specify which DPTR is anticipated to use after perform MOVX @DPTR instruction. In other word, the DPS can automatically swap between the two data pointers. To enable this function: write 0 to DPSEL and fill 1 to NDPS firstly, then write 1 to DPSEL and fill 0 to NDPS register. The automatically increase/decrease DPTR function can make an increment or decrement after perform MOVX @DPTR instruction. As a result, it enables a continuous external RAM access without re-specified DPTR value. Those functions are controlled by the DPC Register, where there are separate DPC register bits for each DPTR, to provide high flexibility in data transfers. The DPC Register address 0x93 points to the window where the actual DPC is selected using the DPS Register, same as for the DPTR. #### 5.7 Stack Stack can be assigned to any area of internal RAM (IRAM). However, it requires manual assignment to ensure its area does not overlap other RAM's variables. An overflow and underflow stack could also mistakenly overwrite other RAM's variables; thus, these factors should be considered while arrange the size of stack. By default, stack pointer (SP register) points to 0x07 which means the stack area begin at IRAM address 0x08. In other word, if a planned stack area is assigned from IRAM address 0xC0, the appropriate SP register is anticipated to set at 0xBF after system reset. An assembly PUSH instruction costs one byte of stack. LCALL, ACALL instructions and interrupt respectively costs two bytes stack. POP-instruction decreases one count, and a RET/RETI subtract two counts of stack pointer. \* Note: Stack and IRAM share the same area, Keil C51 compiler will not display "error" or "warning" when overlap condition is occurred so user must pay attention. #### 5.8 Stack and Data Pointer Register | Register | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |----------|-------|-------|-------|-------|-------|-------|-------|-------| | SP | SP7 | SP6 | SP5 | SP4 | SP3 | SP2 | SP1 | SP0 | | DPL | DPL7 | DPL6 | DPL5 | DPL4 | DPL3 | DPL2 | DPL1 | DPL0 | | DPH | DPH7 | DPH6 | DPH5 | DPH4 | DPH3 | DPH2 | DPH1 | DPH0 | | DPL1 | DPL17 | DPL16 | DPL15 | DPL14 | DPL13 | DPL12 | DPL11 | DPL10 | | DPH1 | DPH17 | DPH16 | DPH15 | DPH14 | DPH13 | DPH12 | DPH11 | DPH10 | | DPS | - | _ | - | _ | - | - | _ | DPSEL | | DPC | - | - | - | _ | NDPS | ATMS | ATMD | ATME | #### SP Register (0x81) | Bit | Field | Туре | Initial | Description | |-----|-------|------|---------|---------------| | 70 | SP | R/W | 0x07 | Stack pointer | # DPL Register (0x82) | Bit | Field | Туре | Initial | Description | |-----|----------|------|---------|-------------------| | 70 | DPL[7:0] | R/W | 0x00 | Low byte of DPTR0 | #### **DPH Register (0x83)** | Bit | Field | Туре | Initial | Description | |-----|----------|------|---------|--------------------| | 70 | DPH[7:0] | R/W | 0x00 | High byte of DPTR0 | # DPL1 Register (0x84) | Bit | Field | Type | Initial | Description | |-----|-----------|------|---------|-------------------| | 70 | DPL1[7:0] | R/W | 0x00 | Low byte of DPTR1 | # DPH1 Register (0x85) | Bit | Field | Type | Initial | Description | |-----|-----------|------|---------|--------------------| | 70 | DPH1[7:0] | R/W | 0x00 | High byte of DPTR1 | #### DPS Register (0x92) | Bit | Field | Туре | Initial | Description | |-----|----------|------|---------|----------------------------------| | 71 | Reserved | R | 0x00 | | | 0 | DPSEL | R/W | 0 | DPTR selection | | | | | | 0: DPH/DPL (DPTR0) is selected | | | | | | 1: DPH1/DPL1 (DPTR1) is selected | # DPC Register (0x93) | Bit | Field | Туре | Initial | Description | |-----|----------|------|---------|----------------------------------------------------------| | 74 | Reserved | R | 0x0 | | | 3 | NDPS | R/W | 0 | Next DPTR selection | | | | | | The DPSEL loads this bit automatically after perform any | | | | | | MOVX @DPTR instruction. | | 21 | ATMS/ATMD | R/W | 00 | Automatically increase/decrease DPTR (if ATME applied) | |----|-----------|-----|----|--------------------------------------------------------| | | | | | 00: +1 after any MOVX @DPTR instruction | | | | | | 01: -1 after any MOVX @DPTR instruction | | | | | | 10: +2 after any MOVX @DPTR instruction | | | | | | 11: -2 after any MOVX @DPTR instruction | | 0 | ATME | R/W | 0 | Automatically increase/decrease DPTR function | | | | | | 0: Disable | | | | | | 1: Enable | | | | | | | # **6 Special Function Registers** # **6.1 Special Function Register Memory Map** | BIN<br>HEX | 000 | 001 | 010 | 011 | 100 | 101 | 110 | 111 | |------------|--------|-------|--------|--------|--------|--------|--------|--------| | F8 | P5 | POM | P1M | P2M | P3M | P4M | P5M | PFLAG | | F0 | В | POUR | P1UR | P2UR | P3UR | P4UR | P5UR | SRST | | E8 | P4 | MD0 | MD1 | MD2 | MD3 | MD4 | MD5 | ARCON | | EO | ACC | SPSTA | SPCON | SPDAT | P1OC | CLKSEL | CLKCMD | TCON0 | | D8 | SOCON2 | - | 12CDAT | I2CADR | I2CCON | 12CSTA | SMBSEL | SMBDST | | D0 | PSW | IEN4 | ADM | ADB | ADR | VREFH | P4CON | P5CON | | C8 | T2CON | - | CRCL | CRCH | TL2 | TH2 | СМРТ | PW3A | | C0 | IRCON | CCEN | CCL1 | CCH1 | CCL2 | CCH2 | CCL3 | CCH3 | | В8 | IEN1 | IP1 | SORELH | PW1DH | PW1DL | PW1A | PW2A | IRCON2 | | В0 | Р3 | PW3M | PW3YL | PW3YH | PW3BL | PW3BH | PW3DL | PW3DH | | A8 | IEN0 | IP0 | SORELL | PW1M | PW1YL | PW1YH | PW1BL | PW1BH | | A0 | P2 | PW2M | PW2YL | PW2YH | PW2BL | PW2BH | PW2DL | PW2DH | | 98 | SOCON | SOBUF | IEN2 | ОРМ | СМРОМ | CMP1M | P2CON | P3CON | | 90 | P1 | P1W | DPS | DPC | PECMD | PEROML | PEROMH | PERAM | | 88 | TCON | TMOD | TL0 | TL1 | TH0 | TH1 | CKCON | PEDGE | | 80 | P0 | SP | DPL | DPH | DPL1 | DPH1 | WDTR | PCON | \* Note: All SFRs in the left-most column are bit-addressable. (Every 0x0/0x8-ending SFR addresses are bit-addressable). # **6.2 Special Function register Description** # 0x80 - 0x9F Registers Description | Register | Address | Description | |----------|---------|--------------------------------------------| | P0 | 080H | Port 0 data buffer. | | SP | 081H | Stack pointer register. | | DPL | 082H | Data pointer 0 low byte register. | | DPH | 083H | Data pointer 0 high byte register. | | DPL1 | 084H | Data pointer 1 low byte register. | | DPH1 | 085H | Data pointer 1 high byte register. | | WDTR | 086H | Watchdog timer clear register. | | PCON | 087H | System mode register. | | TCON | 088H | Timer 0 / 1 controls register. | | TMOD | 089H | Timer 0 / 1 mode register. | | TL0 | 08AH | Timer 0 counting low byte register. | | TL1 | 08BH | Timer 1 counting low byte register. | | TH0 | 08CH | Timer 0 counting high byte register. | | TH1 | 08DH | Timer 1 counting high byte register. | | CKCON | 08EH | Extended cycle controls register. | | PEDGE | 08FH | External interrupt edge controls register. | | P1 | 090H | Port 1 data buffer. | | P1W | 091H | Port 1 wake-up controls register. | | DPS | 092H | Data pointer selects register. | | DPC | 093H | Data pointer controls register. | | PECMD | 094H | In-System Program command register. | | PEROML | 095H | In-System Program ROM address low byte | | PEROMH | 096H | In-System Program ROM address high byte | | PERAM | 097H | In-System Program RAM mapping address | | SOCON | 098H | UART control register. | | SOBUF | 099H | UART data buffer. | | IEN2 | 09AH | Interrupts enable register | | ОРМ | 09BH | OP-AMP controls register. | | CMP0M | 09CH | Comparator 0 controls register. | | CMP1M | 09DH | Comparator 1 controls register. | | P2CON | 09EH | Port 2 configuration controls register. | | P3CON | 09FH | Port 3 configuration controls register. | # 0xA0 - 0xBF Registers Description | Register | Address | Description | |----------|---------|--------------------------------------------------| | P2 | 0xA0 | Port 2 data buffer | | PW2M | 0xA1 | PW2 controls register. | | PW2YL | 0xA2 | PW2 cycle controls buffer low byte. | | PW2YH | 0xA3 | PW2 cycle controls buffer high byte. | | PW2BL | 0xA4 | PW2 B point dead band controls buffer low byte. | | PW2BH | 0xA5 | PW2 B point dead band controls buffer high byte. | | PW2DL | 0xA6 | PW2 duty controls buffer low byte. | | PW2DH | 0xA7 | PW2 duty controls buffer high byte. | | IEN0 | 0xA8 | Interrupts enable register | | IP0 | 0xA9 | Interrupts priority register. | | SORELL | 0xAA | UART reload low byte register. | | PW1M | 0xAB | PW1 controls register. | | PW1YL | 0xAC | PW1 cycle controls buffer low byte. | | PW1YH | 0xAD | PW1 cycle controls buffer high byte. | | PW1BL | 0xAE | PW1 B point dead band controls buffer low byte. | | PW1BH | 0xAF | PW1 B point dead band controls buffer high byte. | | Р3 | 0xB0 | Port 3 data buffer. | | PW3M | 0xB1 | PW3 controls register. | | PW3YL | 0xB2 | PW3 cycle controls buffer low byte. | | PW3YH | 0xB3 | PW3 cycle controls buffer high byte. | | PW3BL | 0xB4 | PW3 B point dead band controls buffer low byte. | | PW3BH | 0xB5 | PW3 B point dead band controls buffer high byte. | | PW3DL | 0xB6 | PW3 duty controls buffer low byte. | | PW3DH | 0xB7 | PW3 duty controls buffer high byte. | | IEN1 | 0xB8 | Interrupts enable register | | IP1 | 0xB9 | Interrupts priority register. | | SORELH | 0xBA | UART reload high byte register. | | PW1DL | 0xBB | PW1 duty controls buffer low byte. | | PW1DH | 0xBC | PW1 duty controls buffer high byte. | | PW1A | 0xBD | PW1 A point dead band controls buffer. | | PW2A | 0xBE | PW2 A point dead band controls buffer. | | IRCON2 | 0xBF | Interrupts request register. | | | | | # 0xC0 - 0xDF Registers Description | Register | Address | Description | |----------|---------|------------------------------------------------------------------------| | IRCON | 0xC0 | Interrupts request register. | | CCEN | 0xC1 | Timer 2 Compare /capture enable register. | | CCL1 | 0xC2 | Timer 2 Compare /capture module 1 low byte register. | | CCH1 | 0xC3 | Timer 2 Compare /capture module 1 high byte register. | | CCL2 | 0xC4 | Timer 2 Compare /capture module 2 low byte register. | | CCH2 | 0xC5 | Timer 2 Compare /capture module 2 high byte register. | | CCL3 | 0xC6 | Timer 2 Compare /capture module 3 low byte register. | | CCH3 | 0xC7 | Timer 2 Compare /capture module 3 high byte register. | | T2CON | 0xC8 | Timer 2 controls register. | | - | 0xC9 | - | | CRCL | 0xCA | Timer 2 Compare/capture module 0 & reload function low byte register. | | CRCH | 0xCB | Timer 2 Compare/capture module 0 & reload function high byte register. | | TL2 | 0xCC | Timer 2 counting low byte register. | | TH2 | 0xCD | Timer 2 counting high byte register. | | CMPT | 0xCE | Comparator 0 / 1 with PWM triggers select register. | | PW3A | 0xCF | PW3 A point dead band controls buffer. | | PSW | 0xD0 | System flag register. | | IEN4 | 0xD1 | Interrupts enable register | | ADM | 0xD2 | ADC controls register. | | ADB | 0xD3 | ADC data buffer. | | ADR | 0xD4 | ADC resolution selects register. | | VREFH | 0xD5 | ADC reference voltage controls register. | | P4CON | 0xD6 | Port 4 configuration controls register. | | P5CON | 0xD7 | Port 5 configuration controls register. | | S0CON2 | 0xD8 | UART baud rate controls register. | | - | 0xD9 | - | | I2CDAT | 0xDA | I2C data buffer. | | I2CADR | 0xDB | Own I2C slave address. | | I2CCON | 0xDC | I2C interface operation control register. | | I2CSTA | 0xDD | I2C Status Code. | | SMBSEL | 0xDE | SMBus mode controls register. | | SMBDST | 0xDF | SMBus internal timeout register. | | | | | # **0xE0 - 0xFF Registers Description** | Register | Address | Description | | | | |----------|---------|---------------------------------------------------|--|--|--| | ACC | 0xE0 | Accumulator register. | | | | | SPSTA | 0xE1 | SPI statuses register. | | | | | SPCON | 0xE2 | SPI control register. | | | | | SPDAT | 0xE3 | SPI data buffer. | | | | | P1OC | 0xE4 | Open drain controls register. | | | | | CLKSEL | 0xE5 | Clock switch selects register. | | | | | CLKCMD | 0xE6 | Clock switch controls Register. | | | | | TCON0 | 0xE7 | Timer 0 / 1 clock controls register. | | | | | P4 | 0xE8 | Port 4 data buffer. | | | | | MD0 | 0xE9 | MDU controls register 0. | | | | | MD1 | 0xEA | MDU controls register 1. | | | | | MD2 | 0xEB | MDU controls register 2. | | | | | MD3 | 0xEC | MDU controls register 3. | | | | | MD4 | 0xED | MDU controls register 4. | | | | | MD5 | 0xEE | MDU controls register 5. | | | | | ARCON | 0xEF | MDU Arithmetic control register. | | | | | В | 0xF0 | Multiplication/ division instruction data buffer. | | | | | POUR | 0xF1 | Port 0 pull-up resister controls register. | | | | | P1UR | 0xF2 | Port 1 pull-up resister controls register. | | | | | P2UR | 0xF3 | Port 2 pull-up resister controls register. | | | | | P3UR | 0xF4 | Port 3 pull-up resister controls register. | | | | | P4UR | 0xF5 | Port 4 pull-up resister controls register. | | | | | P5UR | 0xF6 | Port 5 pull-up resister controls register. | | | | | SRST | 0xF7 | Software reset controls register. | | | | | P5 | 0xF8 | Port 5 data buffer. | | | | | POM | 0xF9 | Port 0 input/output mode register. | | | | | P1M | 0xFA | Port 1 input/output mode register. | | | | | P2M | 0xFB | Port 2 input/output mode register. | | | | | P3M | 0xFC | Port 3 input/output mode register. | | | | | P4M | 0xFD | Port 4 input/output mode register. | | | | | P5M | 0xFE | Port 5 input/output mode register. | | | | | PFLAG | 0xFF | Reset flag register. | | | | | | | | | | | # **6.3 System Registers** | Register | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |----------|-------|-------|-------|-------|-------|-------|-------|-------| | ACC | ACC7 | ACC6 | ACC5 | ACC4 | ACC3 | ACC2 | ACC1 | ACC0 | | В | В7 | В6 | В5 | B4 | В3 | B2 | B1 | В0 | | PSW | CY | AC | F0 | RS1 | RS0 | OV | F1 | Р | # ACC Register (0xE0) | Bit | Field | Type | Initial | Description | |-----|----------|------|---------|----------------------------------------------------------| | 70 | ACC[7:0] | R/W | 0x00 | The ACC is an 8-bit data register responsible for | | | | | | transferring or manipulating data between ALU and data | | | | | | memory. If the result of operating is overflow (OV) or | | | | | | there is carry (C or AC) and parity (P) occurrence, then | | | | | | these flags will be set to PSW register. | # B Register (0xF0) | Bit | Field | Туре | Initial | Description | |-----|--------|------|---------|-------------------------------------------------------------| | 70 | B[7:0] | R/W | 0x00 | The B register is used during multiplying and division | | | | | | instructions. It can also be used as a scratch-pad register | | | | | | to hold temporary data. | ### PSW Register (0xD0) | Bit | Field | Type | Initial | Description | |-----|---------|------|---------|-----------------------------------------------------------| | 7 | CY | R/W | 0 | Carry flag. | | | | | | 0: Addition without carry, subtraction with borrowing | | | | | | signal, rotation with shifting out logic "0", comparison | | | | | | result < 0. | | | | | | 1: Addition with carry, subtraction without borrowing, | | | | | | rotation with shifting out logic "1", comparison | | | | | | result ≥ 0. | | 6 | AC | R/W | 0 | Auxiliary carry flag. | | | | | | 0: If there is no a carry-out from 3rd bit of Accumulato | | | | | | in BCD operations. | | | | | | 1: If there is a carry-out from 3rd bit of Accumulator in | | | | | | BCD operations. | | 5 | F0 | R/W | 0 | General purpose flag 0. General purpose flag available | | | | | | for user. | | 43 | RS[1:0] | R/W | 00 | Register bank select control bit, used to select working | | | | | | register bank. | | | | | | 00: 00H – 07H (Bnak0) | | | | | | 01: 08H – 0FH (Bnak1) | | | | | | 10: 10H – 17H (Bnak2) | | | | | | 11: 18H – 1FH (Bnak3) | | 2 | OV | R/W | 0 | Overflow flag. | | | | | | 0: Non-overflow in Accumulator during arithmetic | | | | | | Operations. | | | | | | 1: overflow in Accumulator during arithmetic | | | | | | Operations. | | 1 | F1 | R/W | 0 | General purpose flag 1. General purpose flag available | | | | | | for user. | | 0 | Р | R | 0 | Parity flag. Reflects the number of '1's in the | | | | | | Accumulator. | | | | | | 0: if Accumulator contains an even number of '1's. | | | | | | 1: Accumulator contains an odd number of '1's. | | | | | | | ### 6.4 Register Declaration SN8F5708 has many registers to control various functions, but SFR name is not predefined in the C51 / A51 compiler. To make programming easier and therefore need to add header files to declare SFR name. When using the assembly code programs, please add the following sentence. - 1 \$NOMOD51 ;Do not recognize the 8051-specific predefined special register. - 2 #include <SN8F5708.H> When using the C code programs, please add the following sentence. 1 #include <SN8F5708.H> After adding the header file, user can use name of registers to program. During compilation, the compiler will register name translate into register position through the header file. Different devices need to use a different header file to declare, but the option file is to use the same. | Device | Header file | Options file | |------------|--------------|----------------------| | SN8F5705 | SN8F5705.h | | | SN8F5707 | SN8F5707.h | | | SN8F5708 | SN8F5708.h | | | SN8F570870 | SN8F570870.h | | | SN8F57082 | SN8F57082.h | OPTIONS_SN8F5708.A51 | | SN8F57084 | SN8F57084.h | | | SN8F57085 | SN8F57085.h | | | SN8F57086 | SN8F57086.h | | | SN8F57087 | SN8F57087.h | | #### 7 Reset and Power-on Controller The reset and power-on controller has five reset sources: low voltage detectors (LVDs), watchdog, programmable external reset pin, and software reset. The first three sources would trigger an additional power-on sequence. Subsequently, the microcontroller initializes all registers and starts program execution with its reset vector (ROM address 0x0000). ### 7.1 Configuration of Reset and Power-on Controller SONIX publishes an *OPTIONS\_SN8F5708.A51* file in *SN-Link Driver for Keil C51.exe* (downloadable on cooperative website: www.sonix.com.tw). This *options file* contains appropriate parameters of reset sources and CPU clock source selection, and is strongly recommended to add to Keil project. *SN8F5000 Debug Tool Manual* provides the further detail of this configuration. The option items are as following: - Program Memory Security - CPU Clock Source - Noise Filter - Reset Source : VDD Voltage (Low Voltage Detection) - Reset Source : External Reset / GPIO Shared Pin - Reset Source : Watchdog Reset & Overflow Period The code option is the system hardware configurations including oscillator type, noise filter option, watchdog timer operation, LVD option, reset pin option and flash ROM security control. The code # option items are as following table: | Code Option | Content | Function Description | | | |-------------------|-------------------------|---------------------------------------------------|--|--| | Program Memory | Security Disable | Disable ROM code Security function | | | | Security | Security Enable | Enable ROM code Security function | | | | CPU Clock Source | IHRC 32MHz | High speed internal 32MHz RC. XIN/XOUT | | | | | | pins are bi-direction GPIO mode | | | | | IHRC 32MHz with RTC | High speed internal 32MH RC with low | | | | | | speed crystal/resonator (e.g. 32.768kHz). | | | | | | Low speed crystal/resonator for Timer 0 real | | | | | | time clock. | | | | | X'tal 12MHz | High speed crystal /resonator (e.g. 12MHz) | | | | | | for external high clock oscillator | | | | | X'tal 4MHz | Standard crystal /resonator (e.g. 4M) for | | | | | | external high clock oscillator | | | | | External Clock | XIN pin connect external clock (1M ~32M), | | | | | | XOUT pin is bi-direction GPIO mode | | | | Noise Filter | Disable | Disable Noise Filter | | | | | Enable | Enable Noise Filter | | | | LVD | LVD_L | LVD will reset chip if VDD is below 1.8V. | | | | | LVD_M | LVD will reset chip if VDD is below 1.8V. The | | | | | | LVD24 flag will indicate if VDD is below 2.4V. | | | | | LVD_H | LVD will reset chip if VDD is below 2.4V. The | | | | | | LVD33 flag will indicate if VDD is below 3.3V. | | | | | LVD_Max | LVD will reset chip if VDD is below 3.3V | | | | External Reset | Reset with De-bounce | Enable External reset pin with De-bounce | | | | | Reset without De-bounce | Enable External reset pin without De-bounce | | | | | GPIO with P02 | Enable P02 | | | | Watchdog Reset | Always | Watchdog timer is always on enable even in | | | | | | STOP mode and IDLE mode | | | | | Enable | Enable watchdog timer. Watchdog timer | | | | | | stops in STOP mode and IDLE mode | | | | | Disable | Disable Watchdog function | | | | Watchdog Overflow | 64ms | Watchdog timer clock source F <sub>ILRC</sub> /4 | | | | Period | 128ms | Watchdog timer clock source F <sub>ILRC</sub> /8 | | | | | 256ms | Watchdog timer clock source FILRC /16 | | | | | 512ms | Watchdog timer clock source F <sub>ILRC</sub> /32 | | | #### 7.2 Power-on Sequence A power-on sequence would be triggered by LVD, watchdog, and external reset pin. It takes place between the end of reset signal and program execution. Overall, it includes two stages: power stabilization period, and clock stabilization period. The power stabilization period spends 4.6ms in typical condition. Afterward the microcontroller fetches CPU Clock Source selection automatically. The selected clock source would be driven, and the system counts 2048 times of the clock period and 5 times of the internal low-speed oscillator clocks to ensure its reliability. Note: In high power noise environment, user can put 10ohm resistor in the front of 0.1uF capacitor & VDD PAD to suppress power noise and avoid IC damage. #### 7.3 LVD Reset The low voltage detectors monitor VDD pin's voltage at three levels: 1.8 V, 2.4 V and 3.3 V. Depend on low voltage detection configuration, the comparison result can be seen as a system reset signal, or simply as LVD24/LVD33 register flags. The table below lists four different low voltage detection configurations, from LVD Max to LVD L, and the respectively results of VDD pin's condition. | Condition | LVD_Max | LVD_H | LVD_M | LVD_L | |-------------|---------|-----------|-----------|-------| | VDD ≤ 3.3 V | Reset | LVD33 = 1 | - | - | | VDD ≤ 2.4 V | Reset | Reset | LVD24 = 1 | - | | VDD ≤ 1.8 V | Reset | Reset | Reset | Reset | ### 7.4 Watchdog Reset Watchdog is a periodic reset signal generator for the purpose of monitoring the execution flow. Its internal timer is expected to be cleared in a check point of program flow; therefore, the actual reset signal would be generated only after a software problem occurs. Writing 0x5A to WDTR is the proper method to place a check point in program. 1 WDTR = $$0 \times 5A$$ ; Watchdog timer interval time = 256 \* 1/ (Internal Low-Speed oscillator frequency/WDT Pre-scalar) = $256 / (F_{ILRC} / WDT Pre-scaler)$ ...sec | , , | , | | |---------------------------|-----------------------|------------------------| | Internal low-speed | WDT pre- | Watchdog interval time | | oscillator | scaler | | | | F <sub>ILRC</sub> /4 | 256/(16000/4)=64ms | | -16 ku- | F <sub>ILRC</sub> /8 | 256/(16000/8)=128ms | | F <sub>ILRC</sub> =16 kHz | F <sub>ILRC</sub> /16 | 256/(16000/16)=256ms | | | F <sub>ILRC</sub> /32 | 256/(16000/32)=512ms | The operation mode of watchdog is configurable in options file: Always mode counts its internal timer in all CPU operation modes (normal, IDLE, SLEEP); **Enable mode** counts its internal timer during CPU stays in normal mode, and it would not trigger watchdog reset in IDLE and STOP modes; **Disable mode** suspends its internal timer at all CPU modes, and the watchdog would not trigger in this condition. When watchdog is operating in always mode, the system will consume additional power. #### 7.5 External Reset Pin Programmable external reset pin is configurable in *options file*. Once it is enabled, it monitors its shared pin's logic level. A logical low (lower than 30% of VDD) would immediately trigger system reset until the input is recovered to high (lager than 70% of VDD). An optional de-bounce period can improve reset signal's stability. Instead of immediate reset, the system reset requires an 8-ms-long logic low to avoid bouncing from a button key. Any signal lower than de-bounce period would not affect the CPU's execution. #### \* Note: - 1. The reset circuit is no any protection against unusual power or brown out reset on the left side of the figure. - 2. The R2 100 ohm resistor of "Simply reset circuit" and "Diode & RC reset circuit" is necessary to limit any current flowing into reset pin from external capacitor C in the event of reset pin breakdown due to Electrostatic Discharge (ESD) or Electrical Overstress (EOS) on the right side of the figure. #### 7.6 Software Reset A software reset would be generated after consecutively set SRSTREQ register. As a result, this procedure enables firmware's ability to reset microcontroller (e.g. reset after firmware update). The following sample C code repeatedly set the least bit of SRST register to perform software reset. ``` 1 SRST = 0 \times 01; 2 SRST = 0 \times 01; ``` # **7.7** Reset and Power-on Controller Registers | Register | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |----------|-------|-------|-------|-------|-------|-------|-------|---------| | PFLAG | POR | WDT | RST | - | - | LVD24 | LVD33 | - | | SRST | - | - | - | - | - | - | - | SRSTREQ | | WDTR | WDTR7 | WDTR6 | WDTR5 | WDTR4 | WDTR3 | WDTR2 | WDTR1 | WDTR0 | ### **PFLAG Register** | _ | -0 | | | | |-----|----------|------|---------|-----------------------------------------------------------| | Bit | Field | Type | Initial | Description | | 7 | POR | R | - | This bit is automatically set if the microcontroller has | | | | | | been reset by LVD. | | 6 | WDT | R | - | This bit is automatically set if the microcontroller has | | | | | | been reset by watchdog. | | 5 | RST | R | - | This bit is automatically set if the microcontroller has | | | | | | been reset by external reset pin. | | 43 | Reserved | R | 0 | | | 2 | LVD24 | R | _ | This bit is automatically set if the currently VDD pin is | | | | | | lower than 2.4 V | | 1 | LVD33 | R | - | This bit is automatically set if the currently VDD pin is | | | | | | lower than 3.3 V | | 0 | Reserved | R | 0 | | | | | | | | ### **SRST Register** | Bit | Field | Туре | Initial | Description | |-----|----------|------|---------|-----------------------------------------------------| | 71 | Reserved | R | 0 | | | 0 | SRSTREQ | R/W | 0 | Consecutively set this bit for two times to trigger | | | | | | software reset. | ## WDTR Register (0x86) | Bit | Field | Туре | Initial | Description | |-----|-----------|------|---------|-------------------------------------------------------| | 70 | WDTR[7:0] | W | - | Watchdog clear is controlled by WDTR register. Moving | | | | | | 0x5A data into WDTR is to reset watchdog timer. | #### 8 System Clock and Power Management For power saving purpose, the microcontroller built in three different operation modes: normal, IDLE, and STOP mode. The normal mode means that CPU and peripheral functions are under normally execution. The system clock is based on the combination of source selection, clock divider, and program memory wait state. IDLE mode is the situation that temporarily suspends CPU clock and its execution, yet it remains peripherals' functionality (e.g. timers, PWM, SPI, UART, and I2C). By contrast, STOP mode disables all functions and clock generator until a wakeup signal to return normal mode. #### 8.1 System Clock The microcontroller includes an on-chip clock generator (IHRC 32MHz), crystal/resonator driver, and an external clock input. The reset and power-on controller automatically loads clock source selection during power-on sequence. Therefore, the selected clock source is seen as 'fosc' domain which is a fixed frequency at any time. Subsequently, the selected clock source (fosc) is divided by 1 to 128 times which is controlled by CLKSEL register. The CPU input the divided clock as its operation base (named fcpu). Applying CLKSEL's setting when CLKCMD register be written 0x69. ``` 1 CLKSEL = 0 \times 05; // set fcpu = fosc / 4 2 CLKCMD = 0 \times 69; // Apply CLKSEL's setting 3 CKCON = 0 \times 00; // IROM fetch = fcpu / 1 ``` ROM interface is built in between CPU and IROM (program memory). It optionally extends the data fetching cycle in order to support lower speed program memory. IROM fetching cycle (Instruction cycle) $\leq$ 8MHz \* Note: For user develop program in C language or assembly, the first line of the program "must be set" CLKSEL= $0x07\sim0x00$ , CLKMD= 0x69 and then set CKCON= $0x00\sim0x70$ , this priority cannot be modified. System clock rate and program memory extended cycle limitation as follows. | Code Option CPU Clock Source | Fcpu = CLKSEL[2:0] | IROM Fetch = CKCON[6:4] | |------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------| | IHRC 32M<br>IHRC 32M with RTC<br>External Clock (16-32MHz) | Only Support<br>000 = fosc / 128<br>001 = fosc / 64<br>010 = fosc / 32<br>011 = fosc / 16<br>100 = fosc / 8<br>101 = fosc / 4 | | | X'tal 12M (Crystal 8-16MHz) External Clock (8-16MHz) | Only Support<br>000 = fosc / 128<br>001 = fosc / 64<br>010 = fosc / 32<br>011 = fosc / 16<br>100 = fosc / 8<br>101 = fosc / 4<br>110 = fosc / 2 | Support 000 = fcpu / 1 => Recommend! 001 = fcpu / 2 010 = fcpu / 3 011 = fcpu / 4 100 = fcpu / 5 101 = fcpu / 6 110 = fcpu / 7 | | X'tal 12M (Crystal 4-8MHz) X'tal 4M (Crystal 1-4MHz) External Clock (1-8MHz) | Support<br>000 = fosc / 128<br>001 = fosc / 64<br>010 = fosc / 32<br>011 = fosc / 16<br>100 = fosc / 8<br>101 = fosc / 4<br>110 = fosc / 2<br>111 = fosc / 1 | 110 = fcpu / 8 | ### 8.2 High Speed Clock and Real time clock High-speed clock has internal and external two-type. The external high-speed clock includes 4MHz, 12MHz crystal/ceramic and external clock input mode. The internal high-speed oscillator is 32MHz RC type. These high-speed oscillators are selected by *SN8F5708\_OPTIONS.A51*. - IHRC 32M: The system high-speed clock source is internal high-speed 32MHz RC type oscillator. In the mode, XIN and XOUT pins are bi-direction GPIO mode, and not to connect any external oscillator device. - IHRC 32M with RTC: The system high-speed clock source is internal high-speed 32MHz RC type oscillator. In the mode, the XIN and XOUT pins switch to crystal mode to drive an off-chip 32.768 kHz crystal. - X'tal 12M: The system high-speed clock source is external high-speed crystal/ceramic. The oscillator bandwidth is 4MHz~16MHz and connected to XIN/XOUT pins with 20pF capacitors to ground. - X'tal 4M: The system high-speed clock source is external high-speed crystal/resonator. The oscillator bandwidth is 1MHz~4MHz and connected to XIN/XOUT pins with 20pF capacitors to ground. - External Clock: The system high-speed clock source is external clock input mode. The input signal only connects to XIN pin, and the XOUT pin is bi-direction GPIO mode. SN8F5708 supplies external low-speed clock ( $f_{RTC}$ ) for the real time clock of Timer 0. In IHRC 32M with RTC mode, the XIN and XOUT pins switch to crystal mode to drive an off-chip 32.768 kHz crystal. The crystal is connected to XIN/XOUT pins with 20pF capacitors to ground. #### 8.3 Noise Filter The Noise Filter controlled by Noise Filter option is a low pass filter and supports crystal mode. The purpose is to filter high rate noise coupling on high clock signal from external oscillator. In high noisy environment, enable Noise Filter option is the strongly recommendation to reduce noise effect. #### 8.4 Power Management After the end of reset signal and power-on sequence, the CPU starts program execution at the speed of fcpu. Overall, the CPU and all peripherals are functional in this situation (categorized as normal mode). The least two bits of PCON register (IDLE at bit 0 and STOP at bit 1) control the microcontroller's power management unit. If IDLE bit is set by program, only CPU clock source would be gated. Consequently, peripheral functions (such as timers, PWM, and I2C) and clock generator (IHRC 32 MHz/crystal driver) remain execution in this status. Any change from PO/P1 input and interrupt events can make the microcontroller turns back to normal mode, and the IDLE bit would be cleared automatically. - Any function can work in IDLE mode. Only CPU is suspended - The IDLE mode wake-up sources are PO/P1 level change trigger and any interrupt event. If STOP bit is set, by contrast, CPU, peripheral functions, and clock generator are suspended. Data storage in registers and RAM would be kept in this mode. Any change from PO/P1 can wake up the microcontroller and resume system's execution. STOP bit would be cleared automatically. - CPU, peripheral functions, and clock generator are suspended. - The STOP mode wake-up source is PO/P1 level change trigger. For user who is develop program in C language, IDLE and STOP macros is strongly recommended to control the microcontroller's system mode, instead of set IDLE and STOP bits directly. ``` 1 IDLE(); 2 STOP(); ``` \* Note: Into IDLE mode or STOP mode by "Assembly Language" must be using MOV instruction. # 8.5 System Clock Timing | Parameter | Symbol | Description | Typical | |-----------------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------| | Hardware configuration time | Tcfg | 8*F <sub>ILRC</sub> +2 <sup>17</sup> *F <sub>IHRC</sub> | 4.6ms @ $F_{ILRC} = 16kHz \&$ $F_{IHRC} = 32MHz$ | | Oscillator start up time | Tost | The start-up time is depended on oscillator's material, factory and architecture. Normally, the low-speed oscillator's start-up time is lower than high-speed oscillator. The RC type oscillator's start-up time is faster than crystal type oscillator. | - | | Oscillator warm-up time | Tosp | Oscillator warm-up time of reset condition. 2048*F <sub>hosc</sub> + 5*F <sub>ILRC</sub> (Power on reset, LVD reset, watchdog reset, external reset pin active.) | 825us @ F <sub>hosc</sub> = 4MHz<br>441us @ F <sub>hosc</sub> = 16MHz<br>377us @ F <sub>hosc</sub> = 32MHz | | | | Oscillator warm-up time of power down mode wake-up condition. 2048*F <sub>hosc</sub> + 5*F <sub>ILRC</sub> Crystal/resonator type oscillator, e.g. 32768Hz crystal, 4MHz crystal, 16MHz crystal 64*F <sub>hosc</sub> + 5*F <sub>ILRC</sub> RC type oscillator, e.g. internal high-speed RC type oscillator. | X'tal:<br>825us @ F <sub>hosc</sub> =<br>4MHz<br>441us @ F <sub>hosc</sub> =<br>16MHz<br>RC:<br>315us @ F <sub>hosc</sub> =<br>32MHz | #### Power On Reset Timing #### External Reset Pin Reset Timing ### Watchdog Reset Timing ### STOP Mode Wake-up Timing #### IDLE Mode Wake-up Timing #### Oscillator Start-up Time The start-up time is depended on oscillator's material, factory and architecture. Normally, the low-speed oscillator's start-up time is lower than high-speed oscillator. # **8.6 System Clock and Power Management Registers** | Register | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |----------|-------|-------|-------|-------|-------|---------|---------|---------| | CKCON | - | PWSC2 | PWSC1 | PWSC0 | ESYN | EWSC2 | EWSC1 | EWSC0 | | CLKSEL | - | - | - | - | - | CLKSEL2 | CLKSEL1 | CLKSEL0 | | CLKCMD | CMD7 | CMD6 | CMD5 | CMD4 | CMD3 | CMD2 | CMD1 | CMD0 | | PCON | SMOD | - | - | - | P2SEL | GF0 | STOP | IDLE | | P1W | P17W | P16W | P15W | P14W | P13W | P12W | P11W | P10W | ### **CKCON Register (0x8E)** | CRCON Register (UX&E) | | | | | | |-----------------------|-----------|------|---------|-----------------------------------------------------|--| | Bit | Field | Type | Initial | Description | | | 7 | Reserved | R | 0 | | | | 64 | PWSC[2:0] | R/W | 111 | Extended cycle(s) applied to reading program memory | | | | | | | 000: non | | | | | | | 001: 1 cycle | | | | | | | 010: 2 cycles | | | | | | | 011: 3 cycles | | | | | | | 100: 4 cycles | | | | | | | 101: 5 cycles | | | | | | | 110: 6 cycles | | | | | | | 111: 7 cycles | | | 3 | ESYN | R/W | 0 | Extended extra cycles to write XRAM | | | 20 | EWSC[2:0] | R/W | 001 | Extended cycle(s) applied to reading XRAM | | | | | | | 000: non | | | | | | | 001: 1 cycle | | | | | | | 010: 2 cycles | | | | | | | 011: 3 cycles | | | | | | | 100: 4 cycles | | | | | | | 101: 5 cycles | | | | | | | 110: 6 cycles | | | | | | | 111: 7 cycles | | ### **CLKSEL Register (0xE5)** | Bit | Field | Туре | Initial | Description | |-----|-------------|------|---------|--------------------------------------------| | 73 | Reserved | R | 0x00 | | | 20 | CLKSEL[2:0] | R/W | 111 | CLKSEL would be applied by writing CLKCMD. | | | | | | 000: fcpu = fosc / 128 | | | | | | 001: fcpu = fosc / 64 | | | | | | 010: fcpu = fosc / 32 | | | | | | 011: fcpu = fosc / 16 | | | | | | 100: fcpu = fosc / 8 | | | | | | 101: fcpu = fosc / 4 | | | | | | 110: fcpu = fosc / 2 | | | | | | 111: fcpu = fosc / 1 | ## **CLKCMD Register (0xE6)** | Bit | Field | Туре | Initial | Description | |-----|----------|------|---------|-----------------------------------------| | 70 | CMD[7:0] | W | 0x00 | Writing 0x69 to apply CLKSEL's setting. | ### PCON Register (0x87) | Bit | Field | Туре | Initial | Description | |-----|----------|------|---------|--------------------------------------------------------| | 7 | | | | Refer to other chapter(s) | | 64 | Reserved | R | 0x00 | | | 3 | P2SEL | R/W | 1 | High-order address byte configuration bit. Chooses the | | | | | | higher byte of address ("XRAM[15:8]") during MOVX | | | | | | @Ri operations | | | | | | 0: The "XRAM[15:8]" = "P2REG". The "P2REG" is the | | | | | | contents of Port2 output register. | | | | | | 1: The "XRAM[15:8]" = 0x00. | | 2 | GF0 | R/W | 0 | General Purpose Flag | | 1 | STOP | R/W | 0 | 1: Microcontroller switch to STOP mode | | 0 | IDLE | R/W | 0 | 1: Microcontroller switch to IDLE mode | | | | | | | ## P1W Register (0x91) | Bit | Field | Туре | Initial | Description | |-----|-------|------|---------|--------------------------------------| | 70 | P1nW | R/W | 0 | 0: Disable P1.n wakeup functionality | | | | | | 1: Enable P1.n wakeup functionality | ### 9 System Operating Mode The chip builds in three operating mode for difference clock rate and power saving reason. These modes control oscillators, op-code operation and analog peripheral devices' operation. - Normal mode: System high-speed operating mode - IDLE mode: System idle mode (Green mode) - STOP mode: System power saving mode (Sleep mode) The operating mode clock control as following table: | Operating Mode | Normal Mode | IDLE Mode | STOP Mode | | |------------------------------------|--------------------|---------------------------------------------------------------------|--------------------------------------|--| | | IHRC: Running | IHRC: Running | | | | IHRC | Ext. OSC: Disable | Ext. OSC: Disable | Stop | | | ILRC | Running | Running | Watchdog always: Running Other: stop | | | Ext. OSC | IHRC: Disable | IHRC: Disable | Cton | | | EXI. USC | Ext. OSC : Running | Ext. OSC : Running | Stop | | | CPU instruction | Executing | Stop | Stop | | | Timer 0<br>(Timer, Event counter) | Active by TR0 | Active by TR0 | Inactive | | | Timer 1<br>(Timer, Event counter) | Active by TR1 | Active by TR1 | Inactive | | | Timer 2<br>(Timer, capture, T2COM) | Active as enable | Active as enable | Inactive | | | PWM1 | Active as enable | Active as enable | Inactive | | | PWM2 | Active as enable | Active as enable | Inactive | | | PWM3 | Active as enable | Active as enable | Inactive | | | UART | Active as enable | Active as enable | Inactive | | | SPI | Active as enable | Active as enable | Inactive | | | I2C | Active as enable | Active as enable | Inactive | | | ADC | Active as enable | Active as enable | Inactive | | | Comparator 0 | Active as enable | Active as enable | Active as enable | | | Comparator 1 | Active as enable | Active as enable | Active as enable | | | OPA | Active as enable | Active as enable | Active as enable | | | Watchdog timor | By Watchdog | By Watchdog | By Watchdog | | | Watchdog timer | Code option | Code option | Code option | | | Internal interrupt | All active | All active | All inactive | | | External interrupt | All active | All active | All inactive | | | Wakeup source | - | PO, P1, Reset, All interrupt in EAL = 1 & function interrupt enable | P0, P1, Reset | | • Ext. OSC: External high/low-speed oscillator (XIN/XOUT). IHRC: Internal high-speed oscillator RC type. • ILRC: Internal low-speed oscillator RC type. #### 9.1 Normal Mode The Normal Mode is system high clock operating mode. The system clock source is from high speed oscillator. The program is executed. After power on and any reset trigger released, the system inserts into normal mode to execute program. When the system is wake-up from STOP/IDLE mode, the system also inserts into normal mode. In normal mode, the high speed oscillator is active, and the power consumption is largest of all operating modes. - The program is executed, and full functions are controllable. - The system rate is high speed. - The high speed oscillator and internal low speed RC type oscillator are active. - Normal mode can be switched to other operating modes through PCON register. - STOP/IDLE mode is wake-up to normal mode. #### 9.2 STOP Mode The STOP mode is the system ideal status. No program execution and oscillator operation. Only internal regulator is active to keep all control gates status, register status and SRAM contents. The STOP mode is waked up by PO/P1 hardware level change trigger. P0 wake-up function is always enables. The STOP mode is wake-up to normal mode. Inserting STOP mode is controlled by stop bit of PCON register. When stop = 1, the system inserts into STOP Mode. After system wake-up from STOP mode, the stop bit is disabled (zero status) automatically. - The program stops executing, and full functions are disabled. - All oscillators including external high/low speed oscillator, internal high speed oscillator and internal low speed oscillator stop. - Only internal regulator is active to keep all control gates status, register status and SRAM contents. - The system inserts into normal mode after wake-up from STOP mode. - The STOP mode wake-up source is PO/P1 level change trigger. #### 9.3 IDLE Mode The IDLE mode is another system ideal status not like STOP mode. In STOP mode, all functions and hardware devices are disabled. But in IDLE mode, the system clock source keeps running, so the power consumption of IDLE mode is larger than STOP mode. In IDLE mode, the program isn't executed, but the timer with wake-up function is active as enabled, and the timer clock source is the non-stop system clock. The IDLE mode has 2 wake-up sources. One is the PO/P1 level change trigger wake-up. The other one is any interrupt in EAL = 1 & function interrupt enable. That's mean users can setup any function with interrupt enable, and the system is waked up until the interrupt issue. Inserting IDLE mode is controlled by idle bit of PCON register. When idle = 1, the system inserts into IDLE mode. After system wake-up from IDLE mode, the idle bit is disabled (zero status) automatically. - The program stops executing, and full functions are disabled. - Only the timer with wake-up function is active. - The oscillator to be the system clock source keeps running, and the other oscillators operation depend on system operation mode configuration. - If inserting IDLE mode from normal mode, the system insets to normal mode after wake-up. - The IDLE mode wake-up sources are PO/P1 level change trigger. - If the function clock source is system clock, the functions are workable as enabled and under IDLE mode, e.g. Timer, PWM, event counter... - All interrupt in EAL = 1 & function interrupt enable can wake-up in IDLE mode. #### 9.4 Wake up Under STOP mode (sleep mode) or idle mode, program doesn't execute. The wakeup trigger can wake the system up to normal mode. The wakeup trigger sources are external trigger (PO/P1 level change) and internal trigger (any interrupt in EAL = 1 & function interrupt enable). The wakeup function builds in interrupt operation issued request flag and trigger system executing interrupt service routine as system wakeup occurrence. When the system is in STOP mode the high clock oscillator stops. When waked up from STOP mode, MCU waits for 2048 external high-speed oscillator clocks + 5 internal low-speed oscillator clocks and 64 internal high-speed oscillator clocks + 5 internal low-speed oscillator clocks as the wakeup time to stable the oscillator circuit. When waked up from IDLE mode, MCU waits for 5 internal low-speed oscillator clocks. After the wakeup time, the system goes into the normal mode. The value of the external high clock oscillator wakeup time is as the following. The Wakeup time = 1/Fosc \* 2048 (sec) + 1/Flosc \* 5 + high clock start-up time (STOP mode) The Wakeup time = 1/Flosc \* 5 (IDLE mode) Example: In STOP mode (sleep mode), the system is waked up. After the wakeup time, the system goes into normal mode. The wakeup time is as the following. The wakeup time = 1/Fosc \* 2048 + 1/Flosc \* 5 = 0.825 ms (Fosc = 4MHz) The total wakeup time = 0.825 ms + oscillator start-up time The value of the internal high clock oscillator RC type wakeup time is as the following. The Wakeup time = 1/Fosc \* 64 (sec) + 1/Flosc \* 5 + high clock start-up time Example: In STOP mode (sleep mode), the system is waked up. After the wakeup time, the system goes into normal mode. The wakeup time is as the following. The wakeup time = 1/Fosc \* 64 + 1/Flosc \* 5 = 315 us (Fhosc = 32MHz) \* Note: The high clock start-up time is depended on the VDD and oscillator type of high clock. Under STOP mode and green mode, the I/O ports with wakeup function are able to wake the system up to normal mode. The wake-up trigger edge is level changing in rising edge or falling edge. The Port 0 and Port 1 have wakeup function. Port 0 wakeup functions always enables, but the Port 1 is controlled by the P1W register. #### P1W Register (0x91) | Bit | Field | Туре | Initial | Description | |-----|-------|------|---------|--------------------------------------| | 70 | P1nW | R/W | 0 | 0: Disable P1.n wakeup functionality | | | | | | 1: Enable P1.n wakeup functionality | #### 10 Interrupt The MCU provides 19 interrupt sources (3 external and 16 interrupt) with 4 priority levels. Each interrupt source includes one or more interrupt request flag(s). When interrupt event occurs, the associated interrupt flag is set to logic 1. If both interrupt enable bit and global interrupt (EAL=1) are enabled, the interrupt request is generated and interrupt service routine (ISR) will be started. Most interrupt request flags must be cleared by software. However, some interrupt request flags can be cleared by hardware automatically. In the end, ISR is finished after complete the RETI instruction. The summary of interrupt source, interrupt vector, priority order and control bit are shown as the table below. | Interrupt | Enable Interrupt | Request (IRQ) | IRQ Clearance | Priority / Vector | |--------------|------------------|---------------|---------------|-------------------| | System Reset | - | - | - | 0 / 0x0000 | | INT0 | EX0 | IEO | Automatically | 1 / 0x0003 | | PWM1 | EPWM1 | PWM1F | By firmware | 2 / 0x0083 | | I2C | EI2C | SI | By firmware | 3 / 0x0043 | | Timer 0 | ET0 | TF0 | Automatically | 4 / 0x000B | | PWM2 | EPWM2 | PWM2F | By firmware | 5 / 0x008B | | SPI | ESPI | SPIF / MODF | By firmware | 6 / 0x004B | | INT1 | EX1 | IE1 | Automatically | 7 / 0x0013 | | PWM3 | EPWM3 | PWM3F | By firmware | 8 / 0x0093 | | T2COM0 | ET2C0 | TF2C0 | Automatically | 9 / 0x0053 | | Timer 1 | ET1 | TF1 | Automatically | 10 / 0x001B | | ADC | EADC | ADCF | By firmware | 11 / 0x009B | | T2COM1 | ET2C1 | TF2C1 | Automatically | 12 / 0x005B | | UART | ES0 | TIO / RIO | By firmware | 13 / 0x0023 | | Comparator 0 | ECMP0 | CMP0F | By firmware | 14 / 0x00A3 | | T2COM2 | ET2C1 | TF2C2 | Automatically | 15 / 0x0063 | | Timer 2 | ET2 / ET2RL | TF2 / TF2RL | By firmware | 16 / 0x002B | | Comparator 1 | ECMP1 | CMP1F | By firmware | 17 / 0x00AB | | INT2 | EX2 | IE2 | Automatically | 18 / 0x00EB | | T2COM3 | ET2C3 | TF2C3 | Automatically | 19 / 0x006B | \* Note: Don't clear Interrupt request flags by firmware when Interrupt request flags can be cleared by hardware automatically. #### 10.1 Interrupt Operation Interrupt operation is controlled by interrupt request flag and interrupt enable bits. Interrupt request flag is interrupt source event indicator, no matter what interrupt function status (enable or disable). Both interrupt enable bit and global interrupt (EAL=1) are enabled, the system executes interrupt operation when each of interrupt request flags actives. The program counter points to interrupt vector (0x03 - 0xEB) and execute ISR. ### 10.2 Interrupt Priority Each interrupt source has its specific default priority order. If two interrupts occurs simultaneously, the higher priority ISR will be service first. The lower priority ISR will be serviced after the higher priority ISR completes. The next ISR will be service after the previous ISR complete, no matter the priority order. For special priority needs, 4-level priority levels (Level 0 – Level 3) are used. All interrupt sources are classified into 6 priority groups (Group0 – Group5). Each group can be set one specific priority level. Priority level is selected by IPO/IP1 registers. Level 3 is the highest priority and Level 0 is the lowest. The interrupt sources inside the same group will share the same priority level. With the same priority level, the priority rule follows default priority. | Priority Level | IP1.x | IP0.x | |----------------|-------|-------| | Level 0 | 0 | 0 | | Level 1 | 0 | 1 | | Level 2 | 1 | 0 | | Level 3 | 1 | 1 | The ISR with the higher priority level can be serviced first; even can break the on-going ISR with the lower priority level. The ISR with the lower priority level will be pending until the ISR with the higher priority level completes. | Group | Interrupt Source | | | | | | | |---------|------------------|--------------|--------|--------|--|--|--| | Group 0 | INT0 | PWM1 | I2C | | | | | | Group 1 | Timer 0 | PWM2 | SPI | | | | | | Group 2 | INT1 | PWM3 | T2COM0 | | | | | | Group 3 | Timer 1 | ADC | T2COM1 | | | | | | Group 4 | UART | Comparator 0 | T2COM2 | | | | | | Group 5 | Timer 2 | Comparator 1 | INT2 | T2COM3 | | | | When more than one interrupt request occur, the highest priority request must be executed first. Choose the highest priority request according natural priority and priority level. The steps are as the following: - 1. Choose the groups which have the highest priority level between all groups. - 2. Choose the group which is the highest nature priority between the groups with the highest priority level. - 3. Choose the ISR which has the highest nature priority inside the group with the highest priority. As the example, group5 has the highest priority level and group0~group2 have the lowest priority level. It means the interrupt vector in group5 has the highest interrupt priority, the 2nd interrupt priority in group4 and the 3rd interrupt priority in group3. Group0~ group2 have the same priority level thus the nature priority rule will be followed. Therefore, interrupt priority will be group5> group4> group3> group0> group1> group2. | Interrupt Pri | ority Priority Level | Interrupt Group | ) | |---------------|----------------------|-----------------|---------------------------------------------| | High | 11 | Group 5 | | | | 10 | Group 4 | Priority Level: GP5>GP4>GP3>GP2=GP1=GP0 | | | 01 | Group 3 | · | | | 00 | Group 0 | Interrupt Priority: GP5>GP4>GP3>GP0>GP1>GP2 | | | 00 | Group 1 | | | Low | 00 | Group 2 | | ### IPO, IP1 Registers | Register | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |----------|-------|-------|-------|-------|-------|-------|-------|-------| | IP0 | - | - | IP05 | IP04 | IP03 | IP02 | IP01 | IP00 | | IP1 | - | - | IP15 | IP14 | IP13 | IP12 | IP11 | IP10 | # IPO Register (0XA9) | Bit | Field | Type | Initial | Description | |------|----------|------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------| | 50 | IP0[5:0] | R/W | 0 | Interrupt priority. Each bit together with corresponding bit from IP1 register specifies the priority level of the respective interrupt priority group. | | Else | Reserved | R | 0 | | ## IP1 Register (0XB9) | Bit | Field | Type | Initial | Description | |------|----------|------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------| | 50 | IP1[5:0] | R/W | 0 | Interrupt priority. Each bit together with corresponding bit from IPO register specifies the priority level of the respective interrupt priority group. | | Else | Reserved | R | 0 | | ## **10.3** Interrupt Registers | Register | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |----------|-------|-------|-------|-------|-------|-------|-------|-------| | IEN0 | EAL | - | ET2 | ES0 | ET1 | EX1 | ET0 | EX0 | | IEN1 | ET2RL | - | ET2C3 | ET2C2 | ET2C1 | ET2C0 | ESPI | EI2C | | IEN2 | - | - | ECMP1 | ECMP0 | EADC | EPWM3 | EPWM2 | - | | IEN4 | EPWM1 | EX2 | - | - | PWM1F | IE2 | - | - | | IRCON | TF2RL | TF2 | TF2C3 | TF2C2 | TF2C1 | TF2C0 | - | - | | IRCON2 | - | - | - | CMP1F | CMP0F | ADCF | PWM3F | PWM2F | | TCON | TF1 | TR1 | TF0 | TR0 | IE1 | _ | IEO | - | | SOCON | SM0 | SM1 | SM20 | REN0 | TB80 | RB80 | TI0 | RI0 | | SPSTA | SPIF | WCOL | SSERR | MODF | - | - | - | - | | 12CCON | CR2 | ENS1 | STA | STO | SI | AA | CR1 | CR0 | ## IENO Register (0XA8) | | -8 | | | | |------|----------|------|---------|---------------------------------------------| | Bit | Field | Туре | Initial | Description | | 7 | EAL | R/W | 0 | Enable all interrupt control bit. | | | | | | 0: Disable all interrupt function. | | | | | | 1: Enable all interrupt function. | | 5 | ET2 | R/W | 0 | T2 timer interrupt control bit | | | | | | 0: Disable T2 interrupt function. | | | | | | 1: Enable T2 interrupt function. | | 4 | ES0 | R/W | 0 | UART interrupt control bit. | | | | | | 0: Disable UART interrupt function. | | | | | | 1: Enable UART interrupt function. | | 3 | ET1 | R/W | 0 | T1 timer interrupt control bit. | | | | | | 0: Disable T1 interrupt function. | | | | | | 1: Enable T1 interrupt function. | | 2 | EX1 | R/W | 0 | External P2.2 interrupt (INT1) control bit. | | | | | | 0: Disable INT1 interrupt function. | | | | | | 1: Enable INT1 interrupt function. | | 1 | ETO | R/W | 0 | T0 timer interrupt control bit. | | | | | | 0: Disable T0 interrupt function. | | | | | | 1: Enable T0 interrupt function | | 0 | EX0 | R/W | 0 | External P2.1 interrupt (INTO) control bit. | | | | | | 0: Disable INTO interrupt function. | | | | | | 1: Enable INTO interrupt function. | | Else | Reserved | R | 0 | | | | | | | | ## IEN1 Register (0XB8) | Bit | Field | Type | Initial | Description | |------|----------|------|---------|---------------------------------------------------| | 7 | ET2RL | R/W | 0 | T2 Timer external reload interrupt control bit. | | | | | | 0: Disable T2 external reload interrupt function. | | | | | | 1: Enable T2 external reload interrupt function. | | 5 | ET2C3 | R/W | 0 | T2 Timer COM3 interrupt control bit. | | | | | | 0: Disable T2COM3 interrupt function. | | | | | | 1: Enable T2COM3 interrupt function. | | 4 | ET2C2 | R/W | 0 | T2 Timer COM2 interrupt control bit. | | | | | | 0: Disable T2COM2 interrupt function. | | | | | | 1: Enable T2COM2 interrupt function. | | 3 | ET2C1 | R/W | 0 | T2 Timer COM1 interrupt control bit. | | | | | | 0: Disable T2COM1 interrupt function. | | | | | | 1: Enable T2COM1 interrupt function. | | 2 | ET2C0 | R/W | 0 | T2 Timer COM0 interrupt control bit. | | | | | | 0: Disable T2COM0 interrupt function. | | | | | | 1: Enable T2COM0 interrupt function. | | 1 | ESPI | R/W | 0 | SPI interrupt control bit | | | | | | 0: Disable SPI interrupt function. | | | | | | 1: Enable SPI interrupt function. | | 0 | EI2C | R/W | 0 | I2C interrupt control bit. | | | | | | 0: Disable I2C interrupt function. | | | | | | 1: Enable I2C interrupt function. | | Else | Reserved | R | 0 | · | | | | | | | ## IEN2 Register (0X9A) | Bit | Field | Туре | Initial | Description | |------|----------|------|---------|-------------------------------------| | 5 | ECMP1 | R/W | 0 | Comparator 1 interrupt control bit. | | | | | | 0: Disable CMP1 interrupt function. | | | | | | 1: Enable CMP1 interrupt function. | | 4 | ECMP0 | R/W | 0 | Comparator 0 interrupt control bit. | | | | | | 0: Disable CMP0 interrupt function. | | | | | | 1: Enable CMP0 interrupt function. | | 3 | EADC | R/W | 0 | ADC interrupt control bit. | | | | | | 0: Disable ADC interrupt function. | | | | | | 1: Enable ADC interrupt function. | | 2 | EPWM3 | R/W | 0 | PWM3 interrupt control bit. | | | | | | 0: Disable PWM3 interrupt function. | | | | | | 1: Enable PWM3 interrupt function. | | 1 | EPWM2 | R/W | 0 | PWM2 interrupt control bit | | | | | | 0: Disable PWM2 interrupt function. | | | | | | 1: Enable PWM2 interrupt function. | | Else | Reserved | R | 0 | | | | | | | | ## IEN4 Register (0XD1) | Bit | Field | Туре | Initial | Description | |------|----------|------|---------|---------------------------------------------| | 7 | EPWM1 | R/W | 0 | PWM1 interrupt control bit. | | | | | | 0 = Disable PWM1 interrupt function. | | | | | | 1 = Enable PWM1 interrupt function. | | 6 | EX2 | R/W | 0 | External P2.3 interrupt (INT2) control bit. | | | | | | 0: Disable INT2 interrupt function. | | | | | | 1: Enable INT2 interrupt function. | | 3 | PWM1F | R/W | 0 | PWM1 interrupt request flag. | | | | | | 0: None PWM1 interrupt request | | | | | | 1: PWM1 interrupt request. | | 2 | IE2 | R | 0 | External P2.3 interrupt (INT2) request flag | | | | | | 0: None INT2 interrupt request. | | | | | | 1: INT2 interrupt request. | | Else | Reserved | R | 0 | | | | | | | | ## IRCON Register (0xC0) | Bit | Field | Type | Initial | Description | |------|----------|------|---------|--------------------------------------------------| | 7 | TF2RL | R/W | 0 | T2 timer external reload interrupt request flag. | | | | | | 0: None TF2RL interrupt request | | | | | | 1: TF2RL interrupt request. | | 6 | TF2 | R/W | 0 | T2 timer interrupt request flag. | | | | | | 0: None T2 interrupt request. | | | | | | 1: T2 interrupt request. | | 5 TF | TF2C3 | R/W | 0 | T2 Timer COM3 interrupt request flag. | | | | | | 0: None T2COM3 interrupt request. | | | | | | 1: T2COM3 interrupt request. | | 4 | TF2C2 | R/W | 0 | T2 Timer COM2 interrupt request flag. | | | | | | 0: None T2COM2 interrupt request. | | | | | | 1: T2COM2 interrupt request. | | 3 | TF2C1 | R/W | 0 | T2 Timer COM1 interrupt request flag. | | | | | | 0: None T2COM1 interrupt request. | | | | | | 1: T2COM1 interrupt request. | | 2 | TF2C0 | R/W | 0 | T2 Timer COM0 interrupt request flag. | | | | | | 0: None T2COM0 interrupt request. | | | | | | 1: T2COM0 interrupt request. | | Else | Reserved | R | 0 | | | | | | | | ## **IRCON2** Register (0XBF) | Bit | Field | Туре | Initial | Description | |------|----------|------|---------|--------------------------------------| | 4 | CMP1F | R/W | 0 | Comparator 1 interrupt request flag. | | | | | | 0: None CMP1 interrupt request | | | | | | 1: CMP1 interrupt request | | 3 | CMP0F | R/W | 0 | Comparator 0 interrupt request flag. | | | | | | 0: None CMP0 interrupt request. | | | | | | 1: CMP0 interrupt request. | | 2 | ADCF | R/W | 0 | ADC interrupt request flag. | | | | | | 0: None ADC interrupt request. | | | | | | 1: ADC interrupt request. | | 1 | PWM3F | R/W | 0 | PWM3 interrupt request flag. | | | | | | 0: None PWM3 interrupt request | | | | | | 1: PWM3 interrupt request. | | 0 | PWM2F | R/W | 0 | PWM2 interrupt request flag. | | | | | | 0: None PWM2 interrupt request | | | | | | 1: PWM2 interrupt request. | | Else | Reserved | R | 0 | | ### **TCON Register (0X88)** | | register (exce) | | | | |------|-----------------|------|---------|--------------------------------------------------| | Bit | Field | Туре | Initial | Description | | 7 | TF1 | R/W | 0 | T1 timer external reload interrupt request flag. | | | | | | 0: None T1 interrupt request | | | | | | 1: T1 interrupt request. | | 5 | TF0 | R/W | 0 | T0 timer external reload interrupt request flag. | | | | | | 0: None T0 interrupt request | | | | | | 1: T0 interrupt request. | | 3 | IE1 | R | 0 | External P2.2 interrupt (INT1) request flag | | | | | | 0: None INT1 interrupt request. | | | | | | 1: INT1 interrupt request. | | 1 | IE0 | R | 0 | External P2.1 interrupt (INTO) request flag | | | | | | 0: None INTO interrupt request. | | | | | | 1: INTO interrupt request. | | Else | | | | Refer to other chapter(s) | | | | | | | ## SOCON Register (0X98) | Bit | Field | Туре | Initial | Description | |------|-------|------|---------|-----------------------------------------------------------| | 1 | TIO | R/W | 0 | UART transmit interrupt request flag. It indicates | | | | | | completion of a serial transmission at UART. It is set by | | | | | | hardware at the end of bit 8 in mode 0 or at the | | | | | | beginning of a stop bit in other modes. It must be | | | | | | cleared by software. | | | | | | 0: None UART transmit interrupt request. | | | | | | 1: UART transmit interrupt request. | | 0 | RIO | R/W | 0 | UART receive interrupt request flag. It is set by | | | | | | hardware after completion of a serial reception at UART. | | | | | | It is set by hardware at the end of bit 8 in mode 0 or in | | | | | | the middle of a stop bit in other modes. It must be | | | | | | cleared by software. | | | | | | 0: None UART receive interrupt request. | | | | | | 1: UART receive interrupt request. | | Else | | | | Refer to other chapter(s) | # SPSTA Register (0XE1) | Bit | Field | Туре | Initial | Description | |------|-------|------|---------|---------------------------------------------------------| | 7 | SPIF | R | 0 | SPI complete communication flag | | | | | | Set automatically at the end of communication | | | | | | Cleared automatically by reading SPSTA, SPDAT registers | | 4 | MODF | R | 0 | Mode fault flag | | Else | | | | Refer to other chapter(s) | ### **I2CCON Register (0XDC)** | Bit | Field | Type | Initial | Description | |------|-------|------|---------|-----------------------------------------------------------| | 7 | SI | R/W | 0 | Serial interrupt flag | | | | | | The SI is set by hardware when one of 25 out of 26 | | | | | | possible I2C states is entered. The only state that does | | | | | | not set the SI is state F8h, which indicates that no | | | | | | relevant state information is available. The SI flag must | | | | | | be cleared by software. In order to clear the SI bit, '0' | | | | | | must be written to this bit. Writing a '1' to SI bit does | | | | | | not change value of the SI. | | Else | | | | Refer to other chapter(s) | | | | | | | ## 10.4 Example Defining Interrupt Vector. The interrupt service routine is following user assembly code program. | ORG<br>JMP | 0<br>START | ; 0000H<br>; Jump to user program address. | |--------------------------|-----------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ORG<br>JMP<br>ORG<br>JMP | 0X000B<br>ISR_T0<br>0X0013<br>ISR_INT1 | ; Jump to interrupt service routine address. | | ORG<br>JMP | 0X009B<br>ISR_ADC | | | ORG | OX00EC | ; 00ECH, The head of user program.<br>; User program. | | <br>JMP | START | ; End of user program. | | PUSH<br>PUSH | ACC<br>PSW | ; The head of interrupt service routine.<br>; Save ACC to stack buffer.<br>; Save PSW to stack buffer. | | <br>POP<br>POP<br>RETI | PSW<br>ACC | ; Load PSW from stack buffer.<br>; Load ACC from stack buffer.<br>; End of interrupt service routine. | | PUSH<br>PUSH | ACC<br>PSW | ; Save ACC to stack buffer.<br>; Save PSW to stack buffer. | | <br>POP<br>POP<br>RETI | PSW<br>ACC | ; Load PSW from stack buffer.<br>; Load ACC from stack buffer.<br>; End of interrupt service routine. | | PUSH<br>PUSH | ACC<br>PSW | ;<br>; Save ACC to stack buffer.<br>; Save PSW to stack buffer. | | POP<br>POP<br>RETI | PSW<br>ACC | ; Load PSW from stack buffer.<br>; Load ACC from stack buffer.<br>; End of interrupt service routine. | | END | | ; End of program. | | | JMP ORG JMP ORG JMP ORG JMP ORG JMP ORG JMP PUSH PUSH POP RETI PUSH PUSH POP RETI POP RETI POP RETI POP RETI POP RETI | JMP START ORG OXOOOB JMP ISR_TO ORG OXOO13 JMP ISR_INT1 ORG OXOO9B JMP ISR_ADC ORG OXOOEC IMP START PUSH ACC PUSH PSW POP PSW POP ACC RETI PUSH ACC PUSH PSW POP PSW POP ACC RETI PUSH ACC PUSH PSW POP PSW POP ACC RETI PUSH ACC PUSH PSW POP PSW POP ACC RETI | #### **11 MDU** The multiplication division unit is an on-chip arithmetic co-processor which enables the microcontroller to perform additional extended arithmetic operations. This unit provides 32-bit unsigned division, 16-bit unsigned multiplication, shift and normalize operations. These operations are identified by the different sequences of writing MD0 to MD5 registers. ### 11.1 Multiplication (16-bit x 16-bit) The elements of a multiplication include three parts: multiplicand, multiplier and product. To start a multiplication requires following writing sequence: MD0 (low byte of multiplicand), MD4 (low byte of multiplier), MD1 (high byte of multiplicand), and MD5 (high byte of multiplier). By the end of writing MD5 register, the multiplication is automatically started and takes 11 CPU cycles for its operation. The product of this term operation would be available to read by a specific sequence: MD0 (LSB), MD1, MD2, and MD3 (MSB) registers. ### 11.2 Division (32-bit/16-bit and 16-bit/16-bit) The MDU supports two kind of division: 32-bit by 16-bit, and 16-bit by 16-bit. The first operation takes 17 CPU cycles to compute, whereas the second one takes 9 cycles only. A 32-bit division started by a specific sequence of writing registers: MD0, MD1, MD2, MD3, MD4, and MD5. In this case, the 32-bit dividend is expected to store in MD3 (most significant bit) to MD0 registers, and 16-bit divisor is stored in MD5 and MD4 registers (MSB in MD5 register). A 16-bit division operation cooperates with four registers only. The 16-bit dividend is stored in MD1 and MD0 registers, and the 16-bit divisor is stored in MD5 and MD4 registers (MD1 and MD5 for most signification bit). The appropriate performing sequence is 'MD0, MD1, MD4, and MD5.' The MDU starts computing from MD5 register is written. It spends 9 or 17 CPU cycles, depends on the length of dividend, before the outcome is generated. The quotient is stored in MD3 to MD0 registers for 32-bit division, and MD1 to MD0 registers for 16-bit division (LSB in MD0 register). The reminder would be placed in MD5 (MSB) and MD4 registers no matter which division is performed. However, reading MD5 register must be the last operation to indicate the full division is completed. ### 11.3 Shifting and Normalizing The shifting and normalizing operations rotate the 32-bit registers (MD3 to MD0, MSB in MD3) for a certain or uncertain time. In shift operation, the 32-bit unsigned integer is shifted left or right by a specified number of bits. The direction and shifting number is specified in ARCON register. A shift operation takes 3 to 18 CPU cycles depends on the shift time. In normalizing operation, the 32-bit unsigned integer would be shifted left repeatedly until the most significant bit (7<sup>th</sup> bit of MD3 register) is 1. A normalizing operation takes 4 to 19 CPU cycles depends on the actual shift time. Both shifting and normalizing operations are started by proper sequence of writing registers: MD0, MD1, MD2, MD3, and finally ARCON register. The result would be place in MD0 to MD3 registers which should be read in the sequence of MD0, MD1, MD2, and MD3. ### 11.4 Cooperate with Keil C51 Because Keil C51 supports both of hardware and software multiplication/division operators, a command line '#pragma mdu\_r515' is required in C to enable the hardware MDU functionality for higher performance. Subsequently, Keil C51 would compile mathematic operators with MDU support. ``` 1 #include <SN8F5708.H> 2 #pragma mdu r515 //Keil C51 MDU command line ``` ### 11.5 The Error Flag (MDEF) The "MDEF" error flag indicates an improperly performed operation (when one of the arithmetic operations has been restarted or interrupted by a new operation). The error flag mechanism is automatically enabled with the first write operation to "MD0" and disabled with the final read instruction from "MD3" (multiplication or shift/normalize) or "MD5" (division) in phase three. The error flag is set when: There is a write access to 'MDx' registers (any of 'MD0' to 'MD5' and ARCON) during phase two of MDU operation (restart or calculations interrupting) There is a read access to one of MDx registers during phase two of MDU operation when the error flag mechanism is enabled. In such condition error flag is set but the calculation is not interrupted. The error flag is reset only after read access to "ARCON" register. The error flag is read only. ### 11.6 The Overflow Flag (MDOV) The MDOV overflow flag is set when one of the following conditions occurs: Division by zero Multiplication with a result greater than 0000 FFFFh Start of normalizing if the most significant bit of MD3 is set (MD3.7= 1) Any operation of the MDU that does not match the above conditions clears the overflow flag. Note that the overflow flag is exclusively controlled by hardware. It cannot be written. ## 11.7 MDU Registers | Register | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |----------|-------|-------|-------|-------|-------|-------|-------|-------| | MD0 | MD07 | MD06 | MD05 | MD04 | MD03 | MD02 | MD01 | MD00 | | MD1 | MD17 | MD16 | MD15 | MD14 | MD13 | MD12 | MD11 | MD10 | | MD2 | MD27 | MD26 | MD25 | MD24 | MD23 | MD22 | MD21 | MD20 | | MD3 | MD37 | MD36 | MD35 | MD34 | MD33 | MD32 | MD31 | MD30 | | MD4 | MD47 | MD46 | MD45 | MD44 | MD43 | MD42 | MD41 | MD40 | | MD5 | MD57 | MD56 | MD55 | MD54 | MD53 | MD52 | MD51 | MD50 | | ARCON | MDEF | MDOV | SLR | SC4 | SC3 | SC2 | SC1 | SC0 | ## MD Registers (MD0 – MD5: 0xE9 – 0xEE) | Bit | Field | Type | Initial | Description | |-----|---------|------|---------|-----------------------------------| | 70 | MD[7:0] | R/W | 0x00 | Multiplication/Division Registers | ## **ARCON Register (0xEF)** | | | - , | | | |-----|---------|------|---------|----------------------------------------------------------| | Bit | Field | Type | Initial | Description | | 7 | MDEF | R/W | 0 | MDU error flag MDEF | | | | | | Indicates an improperly performed operation (when one | | | | | | of the arithmetic operations has been restarted or | | | | | | interrupted by a new operation). | | 6 | MDOV | R/W | 0 | MDU overflow flag | | | | | | Overflow occurrence in the MDU operation. | | 5 | SLR | R/W | 0 | Shift direction | | | | | | 0: Shift left operation | | | | | | 1: Shift right operation | | 40 | SC[4:0] | R/W | 0x00 | Shift counter | | | | | | Write 0x00: Perform normalizing. The actual shift time | | | | | | would be readable after operation. | | | | | | Write else values: Specify the times of shift operation. | | | | | | | ### 11.8 Sample Code The following sample code demonstrates how to perform MDU 32 bit / 16 bit. ``` 1 #include <SN8F5708.H> 2 #pragma mdu_r515 //Keil C51 MDU command line 4 void main(void) 5 { 6 unsigned int Divisor; // 16-bit divisor 7 unsigned long Dividend; // 32-bit dividend 8 unsigned long Quotient; // 32-bit Quotient 9 unsigned int Remainder; // 16-bit Remainder 10 Divisor = 0x1234; 11 12 Dividend = 0x56789ABC; 13 Quotient = Dividend / Divisor; //0x0004C016 Remainder = Dividend % Divisor; //0x0A44 14 15 16 while (1); 17 } 18 ``` #### **12 GPIO** The microcontroller has up to 46 bidirectional general purpose I/O pin (GPIO). Unlike the original 8051 only has open-drain output, SN8F5708 builds in push-pull output structure to improve its driving performance. ## 12.1 Input and Output Control The input and output direction control is configurable through POM to P5M registers. These bits specify each pin that is either input mode or output mode. | Register | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |----------|-------|-------|-------|-------|-------|-------|-------|-------| | POM | P07M | P06M | P05M | P04M | P03M | P02M | P01M | P00M | | P1M | P17M | P16M | P15M | P14M | P13M | P12M | P11M | P10M | | P2M | P27M | P26M | P25M | P24M | P23M | P22M | P21M | P20M | | P3M | P37M | P36M | P35M | P34M | P33M | P32M | P31M | P30M | | P4M | P47M | P46M | P45M | P44M | P43M | P42M | P41M | P40M | | P5M | - | - | P55M | P54M | P53M | P52M | P51M | P50M | | P1OC | PW3EN | PW2EN | PW1EN | P06OC | P05OC | P130C | P12OC | P110C | #### POM: 0xF9 | Bit | Field | Туре | Initial | Description | |-----|-------|------|---------|------------------------| | 7 | P07M | R/W | 0 | Mode selection of P0.7 | | | | | | 0: Input mode | | | | | | 1: Output mode | | 6 | P06M | R/W | 0 | Mode selection of P0.6 | | | | | | 0: Input mode | | | | | | 1: Output mode | | 5 | P05M | R/W | 0 | Mode selection of P0.5 | | | | | | 0: Input mode | | | | | | 1: Output mode | | 4 | P04M | R/W | 0 | Mode selection of P0.4 | | | | | | 0: Input mode | | | | | | 1: Output mode | | 3 | P03M | R/W | 0 | Mode selection of P0.3 | | | | | | 0: Input mode | | | | | | 1: Output mode | | 2 | P02M | R/W | 0 | Mode selection of P0.2 | | | | | | 0: Input mode | | | | | | | | | | | | 1: Output mode | |---|------|-----|---|------------------------| | 1 | P01M | R/W | 0 | Mode selection of P0.1 | | | | | | 0: Input mode | | | | | | 1: Output mode | | 0 | P00M | R/W | 0 | Mode selection of P0.0 | | | | | | 0: Input mode | | | | | | 1: Output mode | | | | | | | #### P1M: 0xFA | | • | | | | |-----|-------|------|---------|------------------------| | Bit | Field | Туре | Initial | Description | | 7 | P17M | R/W | 0 | Mode selection of P1.7 | | | | | | 0: Input mode | | | | | | 1: Output mode | | 6 | P16M | R/W | 0 | Mode selection of P1.6 | | | | | | 0: Input mode | | | | | | 1: Output mode | | 5 | P15M | R/W | 0 | Mode selection of P1.5 | | | | | | 0: Input mode | | | | | | 1: Output mode | | 4 | P14M | R/W | 0 | Mode selection of P1.4 | | | | | | 0: Input mode | | | | | | 1: Output mode | | 3 | P13M | R/W | 0 | Mode selection of P1.3 | | | | | | 0: Input mode | | | | | | 1: Output mode | | 2 | P12M | R/W | 0 | Mode selection of P1.2 | | | | | | 0: Input mode | | | | | | 1: Output mode | | 1 | P11M | R/W | 0 | Mode selection of P1.1 | | | | | | 0: Input mode | | | | | | 1: Output mode | | 0 | P10M | R/W | 0 | Mode selection of P1.0 | | | | | | 0: Input mode | | | | | | 1: Output mode | | | | | | | #### P2M: 0xFB | Bit | Field | Туре | Initial | Description | |-----|-------|------|---------|------------------------| | 7 | P27M | R/W | 0 | Mode selection of P2.7 | | | | | | 0: Input mode | |---|------|-----|---|------------------------| | | | | | 1: Output mode | | 6 | P26M | R/W | 0 | Mode selection of P2.6 | | | | | | 0: Input mode | | | | | | 1: Output mode | | 5 | P25M | R/W | 0 | Mode selection of P2.5 | | | | | | 0: Input mode | | | | | | 1: Output mode | | 4 | P24M | R/W | 0 | Mode selection of P2.4 | | | | | | 0: Input mode | | | | | | 1: Output mode | | 3 | P23M | R/W | 0 | Mode selection of P2.3 | | | | | | 0: Input mode | | | | | | 1: Output mode | | 2 | P22M | R/W | 0 | Mode selection of P2.2 | | | | | | 0: Input mode | | | | | | 1: Output mode | | 1 | P21M | R/W | 0 | Mode selection of P2.1 | | | | | | 0: Input mode | | | | | | 1: Output mode | | 0 | P20M | R/W | 0 | Mode selection of P2.0 | | | | | | 0: Input mode | | | | | | 1: Output mode | | | | | | | ### P3M: 0xFC | Bit | Field | Туре | Initial | Description | |-----|-------|------|---------|------------------------| | 7 | P37M | R/W | 0 | Mode selection of P3.7 | | | | | | 0: Input mode | | | | | | 1: Output mode | | 6 | P36M | R/W | 0 | Mode selection of P3.6 | | | | | | 0: Input mode | | | | | | 1: Output mode | | 5 | P35M | R/W | 0 | Mode selection of P3.5 | | | | | | 0: Input mode | | | | | | 1: Output mode | | 4 | P34M | R/W | 0 | Mode selection of P3.4 | | | | | | 0: Input mode | | | | | | 1: Output mode | | | | | | | | 3 | P33M | R/W | 0 | Mode selection of P3.3 | |---|------|-----|---|------------------------| | | | | | 0: Input mode | | | | | | 1: Output mode | | 2 | P32M | R/W | 0 | Mode selection of P3.2 | | | | | | 0: Input mode | | | | | | 1: Output mode | | 1 | P31M | R/W | 0 | Mode selection of P3.1 | | | | | | 0: Input mode | | | | | | 1: Output mode | | 0 | P30M | R/W | 0 | Mode selection of P3.0 | | | | | | 0: Input mode | | | | | | 1: Output mode | | | | | | | #### P4M: 0xFD | P4IVI: | | | | | |--------|-------|----------|---------|------------------------| | Bit | Field | Туре | Initial | Description | | 7 | P47M | R/W | 0 | Mode selection of P4.7 | | | | | | 0: Input mode | | | | | | 1: Output mode | | 6 | P46M | R/W | 0 | Mode selection of P4.6 | | | | | | 0: Input mode | | | | | | 1: Output mode | | 5 | P45M | R/W | 0 | Mode selection of P4.5 | | | | | | 0: Input mode | | | | | | 1: Output mode | | 4 | P44M | R/W | 0 | Mode selection of P4.4 | | | | | | 0: Input mode | | | | | | 1: Output mode | | 3 | P43M | P43M R/W | 0 | Mode selection of P4.3 | | | | | | 0: Input mode | | | | | | 1: Output mode | | 2 | P42M | R/W | 0 | Mode selection of P4.2 | | | | | | 0: Input mode | | | | | | 1: Output mode | | 1 | P41M | R/W | 0 | Mode selection of P4.1 | | | | | | 0: Input mode | | | | | | 1: Output mode | | 0 | P40M | R/W | 0 | Mode selection of P4.0 | | | | | | 0: Input mode | ### 1: Output mode | P5N | 1: 0 | )xF | E | |-----|------|-----|---| |-----|------|-----|---| | Bit | Field | Type | Initial | Description | |-----|-------|------|---------|------------------------| | 5 | P55M | R/W | 0 | Mode selection of P5.5 | | | | | | 0: Input mode | | | | | | 1: Output mode | | 4 | P54M | R/W | 0 | Mode selection of P5.4 | | | | | | 0: Input mode | | | | | | 1: Output mode | | 3 | P53M | R/W | 0 | Mode selection of P5.3 | | | | | | 0: Input mode | | | | | | 1: Output mode | | 2 | P52M | R/W | 0 | Mode selection of P5.2 | | | | | | 0: Input mode | | | | | | 1: Output mode | | 1 | P51M | R/W | 0 | Mode selection of P5.1 | | | | | | 0: Input mode | | | | | | 1: Output mode | | 0 | P50M | R/W | 0 | Mode selection of P5.0 | | | | | | 0: Input mode | | | | | | 1: Output mode | | | | | | | \* Note: The pins which are not pin-out shall be set correctly to decrease power consumption in low-power modes. Strongly recommended to set these pins as input pull-up. ### P1OC Register (0xE4) | Bit | Field | Туре | Initial | Description | |-----|-------|------|---------|-----------------------------------------------------| | 75 | | R/W | 000 | Refer to PWM chapter | | 4 | P060C | R/W | 0 | P0.6 open-drain output mode | | | | | | 0: Disable | | | | | | 1: Enable, output high status becomes to input mode | | 3 | P05OC | R/W | 0 | P0.5 open-drain output mode | | | | | | 0: Disable | | | | | | 1: Enable, output high status becomes to input mode | | 2 | P130C | R/W | 0 | P1.3 open-drain output mode | | | | | | | | | | | | 0: Disable | |---|-------|-----|---|-----------------------------------------------------| | | | | | 1: Enable, output high status becomes to input mode | | 1 | P120C | R/W | 0 | P1.2 open-drain output mode | | | | | | 0: Disable | | | | | | 1: Enable, output high status becomes to input mode | | ) | P110C | R/W | 0 | P1.1 open-drain output mode | | | | | | 0: Disable | | | | | | 1: Enable, output high status becomes to input mode | ## 12.2 Input Data and Output Data By a read operation from any registers of P0 to P5, the current pin's logic level would be fetch to represent its external status. This operation remains functional even the pin is shared with other function like UART and I2C which can monitor the bus condition in some case. A write P0 to P5 register value would be latched immediately, yet the value would be outputted until the mapped P0M – P5M is set to output mode. If the pin is currently in output mode, any value set to P0 to P5 register would be presented on the pin immediately. | Register | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |----------|-------|-------|-------|-------|-------|-------|-------|-------| | P0 | P07 | P06 | P05 | P04 | P03 | P02 | P01 | P00 | | P1 | P17 | P16 | P15 | P14 | P13 | P12 | P11 | P10 | | P2 | P27 | P26 | P25 | P24 | P23 | P22 | P21 | P20 | | Р3 | P37 | P36 | P35 | P34 | P33 | P32 | P31 | P30 | | P4 | P47 | P46 | P45 | P44 | P43 | P42 | P41 | P40 | | P5 | - | - | P55 | P54 | P53 | P52 | P51 | P50 | #### P0: 0x80 | Bit | Field | Type | Initial | Description | |-----|-------|------|---------|-----------------------------------------------------------| | 7 | P07 | R/W | 1 | Read: P0.7 pin's logic level | | | | | | Write 1/0: Output logic high or low (applied if P07M = 1) | | 6 | P06 | R/W | 1 | Read: P0.6 pin's logic level | | | | | | Write 1/0: Output logic high or low (applied if P06M = 1) | | 5 | P05 | R/W | 1 | Read: P0.5 pin's logic level | | | | | | Write 1/0: Output logic high or low (applied if P05M = 1) | | 4 | P04 | R/W | 1 | Read: P0.4 pin's logic level | | | | | | Write 1/0: Output logic high or low (applied if P04M = 1) | | 3 | P03 | R/W | 1 | Read: P0.3 pin's logic level | | | | | | Write 1/0: Output logic high or low (applied if P03M = 1) | | 2 | P02 | R/W | 1 | Read: P0.2 pin's logic level | | | | | | Write 1/0: Output logic high or low (applied if P02M = 1) | | 1 | P01 | R/W | 1 | Read: P0.1 pin's logic level | | | | | | Write 1/0: Output logic high or low (applied if P01M = 1) | | 0 | P00 | R/W | 1 | Read: P0.0 pin's logic level | | | | | | Write 1/0: Output logic high or low (applied if P00M = 1) | ### P1: 0x90 | Bit | Field | Туре | Initial | Description | |-----|-------|------|---------|-----------------------------------------------------------| | 7 | P17 | R/W | 1 | Read: P1.7 pin's logic level | | | | | | Write 1/0: Output logic high or low (applied if P17M = 1) | | 6 | P16 | R/W | 1 | Read: P1.6 pin's logic level | | | | | | Write 1/0: Output logic high or low (applied if P16M = 1) | | 5 | P15 | R/W | 1 | Read: P1.5 pin's logic level | | | | | | Write 1/0: Output logic high or low (applied if P15M = 1) | | 4 | P14 | R/W | 1 | Read: P1.4 pin's logic level | | | | | | Write 1/0: Output logic high or low (applied if P14M = 1) | | 3 | P13 | R/W | 1 | Read: P1.3 pin's logic level | | | | | | Write 1/0: Output logic high or low (applied if P13M = 1) | | 2 | P12 | R/W | 1 | Read: P1.2 pin's logic level | | | | | | Write 1/0: Output logic high or low (applied if P12M = 1) | | 1 | P11 | R/W | 1 | Read: P1.1 pin's logic level | | | | | | Write 1/0: Output logic high or low (applied if P11M = 1) | | 0 | P10 | R/W | 1 | Read: P1.0 pin's logic level | | | | | | Write 1/0: Output logic high or low (applied if P10M = 1) | | | | | | | #### P2: 0xA0 | Bit | Field | Туре | Initial | Description | |-----|-------|------|---------|-----------------------------------------------------------| | 7 | P27 | R/W | 1 | Read: P2.7 pin's logic level | | | | | | Write 1/0: Output logic high or low (applied if P27M = 1) | | 6 | P26 | R/W | 1 | Read: P2.6 pin's logic level | | | | | | Write 1/0: Output logic high or low (applied if P26M = 1) | | 5 | P25 | R/W | 1 | Read: P2.5 pin's logic level | | | | | | Write 1/0: Output logic high or low (applied if P25M = 1) | | 4 | P24 | R/W | 1 | Read: P2.4 pin's logic level | | | | | | Write 1/0: Output logic high or low (applied if P24M = 1) | | 3 | P23 | R/W | 1 | Read: P2.3 pin's logic level | | | | | | Write 1/0: Output logic high or low (applied if P23M = 1) | | 2 | P22 | R/W | 1 | Read: P2.2 pin's logic level | | | | | | Write 1/0: Output logic high or low (applied if P22M = 1) | | 1 | P21 | R/W | 1 | Read: P2.1 pin's logic level | | | | | | Write 1/0: Output logic high or low (applied if P21M = 1) | | 0 | P20 | R/W | 1 | Read: P2.0 pin's logic level | | | | | | Write 1/0: Output logic high or low (applied if P20M = 1) | ### P3: 0xFC | . 3. 07 | | | | | |---------|-------|------|---------|-----------------------------------------------------------| | Bit | Field | Туре | Initial | Description | | 7 | P37 | R/W | 1 | Read: P3.7 pin's logic level | | | | | | Write 1/0: Output logic high or low (applied if P37M = 1) | | 6 | P36 | R/W | 1 | Read: P3.6 pin's logic level | | | | | | Write 1/0: Output logic high or low (applied if P36M = 1) | | 5 | P35 | R/W | 1 | Read: P3.5 pin's logic level | | | | | | Write 1/0: Output logic high or low (applied if P35M = 1) | | 4 | P34 | R/W | 1 | Read: P3.4 pin's logic level | | | | | | Write 1/0: Output logic high or low (applied if P34M = 1) | | 3 | P33 | R/W | 1 | Read: P3.3 pin's logic level | | | | | | Write 1/0: Output logic high or low (applied if P33M = 1) | | 2 | P32 | R/W | 1 | Read: P3.2 pin's logic level | | | | | | Write 1/0: Output logic high or low (applied if P32M = 1) | | 1 | P31 | R/W | 1 | Read: P3.1 pin's logic level | | | | | | Write 1/0: Output logic high or low (applied if P31M = 1) | | 0 | P30 | R/W | 1 | Read: P3.0 pin's logic level | | | | | | Write 1/0: Output logic high or low (applied if P30M = 1) | | | | | | | #### P4: 0xE8 | Bit | Field | Type | Initial | Description | |-----|-------|------|---------|-----------------------------------------------------------| | 7 | P47 | R/W | 1 | Read: P4.7 pin's logic level | | | | | | Write 1/0: Output logic high or low (applied if P47M = 1) | | 6 | P46 | R/W | 1 | Read: P4.6 pin's logic level | | | | | | Write 1/0: Output logic high or low (applied if P46M = 1) | | 5 | P45 | R/W | 1 | Read: P4.5 pin's logic level | | | | | | Write 1/0: Output logic high or low (applied if P45M = 1) | | 4 | P44 | R/W | 1 | Read: P4.4 pin's logic level | | | | | | Write 1/0: Output logic high or low (applied if P44M = 1) | | 3 | P43 | R/W | 1 | Read: P4.3 pin's logic level | | | | | | Write 1/0: Output logic high or low (applied if P43M = 1) | | 2 | P42 | R/W | 1 | Read: P4.2 pin's logic level | | | | | | Write 1/0: Output logic high or low (applied if P42M = 1) | | 1 | P41 | R/W | 1 | Read: P4.1 pin's logic level | | | | | | Write 1/0: Output logic high or low (applied if P41M = 1) | | 0 | P40 | R/W | 1 | Read: P4.0 pin's logic level | | | | | | Write 1/0: Output logic high or low (applied if P40M = 1) | #### P5: 0xF8 | . 3. 07 | 0 | | | | |---------|-------|------|---------|-----------------------------------------------------------| | Bit | Field | Туре | Initial | Description | | 5 | P55 | R/W | 1 | Read: P5.5 pin's logic level | | | | | | Write 1/0: Output logic high or low (applied if P55M = 1) | | 4 | P54 | R/W | 1 | Read: P5.4 pin's logic level | | | | | | Write 1/0: Output logic high or low (applied if P54M = 1) | | 3 | P53 | R/W | 1 | Read: P5.3 pin's logic level | | | | | | Write 1/0: Output logic high or low (applied if P53M = 1) | | 2 | P52 | R/W | 1 | Read: P5.2 pin's logic level | | | | | | Write 1/0: Output logic high or low (applied if P52M = 1) | | 1 | P51 | R/W | 1 | Read: P5.1 pin's logic level | | | | | | Write 1/0: Output logic high or low (applied if P51M = 1) | | 0 | P50 | R/W | 1 | Read: P5.0 pin's logic level | | | | | | Write 1/0: Output logic high or low (applied if P50M = 1) | | | | | | <u> </u> | ## 12.3 On-chip Pull-up Resisters The POUR to P5UR registers are mapped to each pins' internal 100 $k\Omega$ (in typical value) pull-up resister. | Register | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |----------|-------|-------|-------|-------|-------|-------|-------|-------| | POUR | P07UR | P06UR | P05UR | P04UR | P03UR | P02UR | P01UR | P00UR | | P1UR | P17UR | P16UR | P15UR | P14UR | P13UR | P12UR | P11UR | P10UR | | P2UR | P27UR | P26UR | P25UR | P24UR | P23UR | P22UR | P21UR | P20UR | | P3UR | P37UR | P36UR | P35UR | P34UR | P33UR | P32UR | P31UR | P30UR | | P4UR | P47UR | P46UR | P45UR | P44UR | P43UR | P42UR | P41UR | P40UR | | P5UR | - | - | P55UR | P54UR | P53UR | P52UR | P51UR | P50UR | #### POUR: 0xF1 | Bit | Field | Туре | Initial | Description | |-----|---------|---------|---------|------------------------------------------| | 7 | P07UR | R/W | 0 | On-chip pull-up resister control of P0.7 | | , | FOTON | 11,7 VV | U | 0: Disable* | | | | | | 1: Enable | | 6 | P06UR | R/W | 0 | On-chip pull-up resister control of P0.6 | | U | 10001 | 11,7 44 | O | 0: Disable* | | | | | | 1: Enable | | 5 | P05UR | R/W | 0 | On-chip pull-up resister control of P0.5 | | 5 | 103011 | 11,7 44 | Ü | 0: Disable* | | | | | | 1: Enable | | 4 | P04UR | R/W | 0 | On-chip pull-up resister control of P0.4 | | • | 104011 | 11,7 44 | O | 0: Disable* | | | | | | 1: Enable | | 3 | P03UR | R/W | 0 | On-chip pull-up resister control of P0.3 | | 5 | 103011 | 11,7 44 | O | 0: Disable* | | | | | | 1: Enable | | 2 | P02UR | R/W | 0 | On-chip pull-up resister control of P0.2 | | _ | 102011 | 10,00 | Ü | 0: Disable* | | | | | | 1: Enable | | 1 | P01UR | R/W | 0 | On-chip pull-up resister control of P0.1 | | _ | 10101 | 11,7 44 | Ü | 0: Disable* | | | | | | 1: Enable | | 0 | P00UR | R/W | 0 | On-chip pull-up resister control of P0.0 | | 5 | 1 00011 | 11, 44 | O | 0: Disable* | | | | | | 1: Enable | | | | | | I. LIIONC | P1UR: 0xF2 | Bit | Field | Туре | Initial | Description | |-----|-------|------|---------|------------------------------------------| | 7 | P17UR | R/W | 0 | On-chip pull-up resister control of P1.7 | | | | | | 0: Disable* | | | | | | 1: Enable | | 6 | P16UR | R/W | 0 | On-chip pull-up resister control of P1.6 | | | | | | 0: Disable* | | | | | | 1: Enable | | 5 | P15UR | R/W | 0 | On-chip pull-up resister control of P1.5 | | | | | | 0: Disable <sup>*</sup> | | | | | | 1: Enable | | 4 | P14UR | R/W | 0 | On-chip pull-up resister control of P1.4 | | | | | | 0: Disable* | | | | | | 1: Enable | | 3 | P13UR | R/W | 0 | On-chip pull-up resister control of P1.3 | | | | | | 0: Disable* | | | | | | 1: Enable | | 2 | P12UR | R/W | 0 | On-chip pull-up resister control of P1.2 | | | | | | 0: Disable* | | | | | | 1: Enable | | 1 | P11UR | R/W | 0 | On-chip pull-up resister control of P1.1 | | | | | | 0: Disable* | | | | | | 1: Enable | | 0 | P10UR | R/W | 0 | On-chip pull-up resister control of P1.0 | | | | | | 0: Disable* | | | | | | 1: Enable | | | | | | | #### P2UR: 0xF3 | Bit | Field | Type | Initial | Description | |-----|-------|------|---------|------------------------------------------| | 7 | P27UR | R/W | 0 | On-chip pull-up resister control of P2.7 | | | | | | 0: Disable* | | | | | | 1: Enable | | 6 | P26UR | R/W | 0 | On-chip pull-up resister control of P2.6 | | | | | | 0: Disable* | | | | | | 1: Enable | | 5 | P25UR | R/W | 0 | On-chip pull-up resister control of P2.5 | | | | | | 0: Disable* | | | | | | | | | | | | 1: Enable | | |---|-------|-----|---|------------------------------------------|--| | 4 | P24UR | R/W | 0 | On-chip pull-up resister control of P2.4 | | | | | | | 0: Disable* | | | | | | | 1: Enable | | | 3 | P23UR | R/W | 0 | On-chip pull-up resister control of P2.3 | | | | | | | 0: Disable* | | | | | | | 1: Enable | | | 2 | P22UR | R/W | 0 | On-chip pull-up resister control of P2.2 | | | | | | | 0: Disable* | | | | | | | 1: Enable | | | 1 | P21UR | R/W | 0 | On-chip pull-up resister control of P2.1 | | | | | | | 0: Disable* | | | | | | | 1: Enable | | | 0 | P20UR | R/W | 0 | On-chip pull-up resister control of P2.0 | | | | | | | 0: Disable* | | | | | | | 1: Enable | | | | | | | | | #### P3UR: 0xF4 | Bit | Field | Туре | Initial | Description | |-----|-------|------|---------|------------------------------------------| | 7 | P37UR | R/W | 0 | On-chip pull-up resister control of P3.7 | | | | | | 0: Disable* | | | | | | 1: Enable | | 6 | P36UR | R/W | 0 | On-chip pull-up resister control of P3.6 | | | | | | 0: Disable* | | | | | | 1: Enable | | 5 | P35UR | R/W | 0 | On-chip pull-up resister control of P3.5 | | | | | | 0: Disable* | | | | | | 1: Enable | | 4 | P34UR | R/W | 0 | On-chip pull-up resister control of P3.4 | | | | | | 0: Disable* | | | | | | 1: Enable | | 3 | P33UR | R/W | 0 | On-chip pull-up resister control of P3.3 | | | | | | 0: Disable* | | | | | | 1: Enable | | 2 | P32UR | R/W | 0 | On-chip pull-up resister control of P3.2 | | | | | | 0: Disable* | | | | | | 1: Enable | | 1 | P31UR | R/W | 0 | On-chip pull-up resister control of P3.1 | | | | | | | | | | | | 0: Disable*<br>1: Enable | |---|-------|-----|---|------------------------------------------| | 0 | P30UR | R/W | 0 | On-chip pull-up resister control of P3.0 | | | | | | 0: Disable* | | | | | | 1: Enable | #### P4UR: 0xF5 | Bit | Field | Type | Initial | Description | |-----|-------|------|---------|------------------------------------------| | 7 | P47UR | R/W | 0 | On-chip pull-up resister control of P4.7 | | | | | | 0: Disable* | | | | | | 1: Enable | | 6 | P46UR | R/W | 0 | On-chip pull-up resister control of P4.6 | | | | | | 0: Disable* | | | | | | 1: Enable | | 5 | P45UR | R/W | 0 | On-chip pull-up resister control of P4.5 | | | | | | 0: Disable* | | | | | | 1: Enable | | 4 | P44UR | R/W | 0 | On-chip pull-up resister control of P4.4 | | | | | | 0: Disable* | | | | | | 1: Enable | | 3 | P43UR | R/W | 0 | On-chip pull-up resister control of P4.3 | | | | | | 0: Disable* | | | | | | 1: Enable | | 2 | P42UR | R/W | 0 | On-chip pull-up resister control of P4.2 | | | | | | 0: Disable <sup>*</sup> | | | | | | 1: Enable | | 1 | P41UR | R/W | 0 | On-chip pull-up resister control of P4.1 | | | | | | 0: Disable <sup>*</sup> | | | | | | 1: Enable | | 0 | P40UR | R/W | 0 | On-chip pull-up resister control of P4.0 | | | | | | 0: Disable* | | | | | | 1: Enable | #### P5UR: 0xF6 | Bit | Field | Туре | Initial | Description | |-----|-------|------|---------|------------------------------------------| | 5 | P55UR | R/W | 0 | On-chip pull-up resister control of P5.5 | | | | | | 0: Disable* | | | | | | 1: Enable | | 4 | P54UR | R/W | 0 | On-chip pull-up resister control of P5.4 0: Disable* | |---|-------|-----|---|-------------------------------------------------------| | | | | | 1: Enable | | 3 | P53UR | R/W | 0 | On-chip pull-up resister control of P5.3 | | | | | | 0: Disable* | | | | | | 1: Enable | | 2 | P52UR | R/W | 0 | On-chip pull-up resister control of P5.2 | | | | | | 0: Disable* | | | | | | 1: Enable | | 1 | P51UR | R/W | 0 | On-chip pull-up resister control of P5.1 | | | | | | 0: Disable* | | | | | | 1: Enable | | 0 | P50UR | R/W | 0 | On-chip pull-up resister control of P5.0 | | | | | | 0: Disable* | | | | | | 1: Enable | <sup>\*</sup> Recommended disable pull-up resister if the pin is output mode or analog function ## 12.4 Pin Shared with Analog Function The microcontroller builds in analog functions, such as ADC, OPA and comparator. The Schmitt trigger of input channel is strongly recommended to switch off if the pin's shared analog function is enabled. | Register | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |----------|--------|--------|--------|--------|--------|--------|--------|--------| | P2CON | P2CON7 | P2CON6 | P2CON5 | P2CON4 | - | - | - | - | | P3CON | P3CON7 | P3CON6 | P3CON5 | P3CON4 | P3CON3 | P3CON2 | P3CON1 | P3CON0 | | P4CON | P4CON7 | P4CON6 | P4CON5 | P4CON4 | P4CON3 | P4CON2 | P4CON1 | P4CON0 | | P5CON | - | - | P5CON5 | P5CON4 | P5CON3 | P5CON2 | P5CON1 | P5CON0 | ### P2CON: 0x9E | | 20014. UASE | | | | | | |-----|-------------|------|---------|---------------------------------|--|--| | Bit | Field | Туре | Initial | Description | | | | 7 | P2CON7 | R/W | 0 | Schmitt trigger control of P2.7 | | | | | | | | 0: Enable | | | | | | | | 1: Disable | | | | 6 | P2CON6 | R/W | 0 | Schmitt trigger control of P2.6 | | | | | | | | 0: Enable | | | | | | | | 1: Disable | | | | 5 | P2CON5 | R/W | 0 | Schmitt trigger control of P2.5 | | | | | | | | 0: Enable | | | | | | | | 1: Disable | | | | 4 | P2CON4 | R/W | 0 | Schmitt trigger control of P2.4 | | | | | | | | 0: Enable | | | | | | | | 1: Disable | | | #### P3CON: 0x9F | Bit | Field | Туре | Initial | Description | |-----|--------|------|---------|---------------------------------| | 7 | P3CON7 | R/W | 0 | Schmitt trigger control of P3.7 | | | | | | 0: Enable | | | | | | 1: Disable | | 6 | P3CON6 | R/W | 0 | Schmitt trigger control of P3.6 | | | | | | 0: Enable | | | | | | 1: Disable | | 5 | P3CON5 | R/W | 0 | Schmitt trigger control of P3.5 | | | | | | 0: Enable | | | | | | 1: Disable | | 4 | P3CON4 | R/W | 0 | Schmitt trigger control of P3.4 | | | | | | | | | | | | 0: Enable | |---|--------|-----|---|---------------------------------| | | | | | 1: Disable | | 3 | P3CON3 | R/W | 0 | Schmitt trigger control of P3.3 | | | | | | 0: Enable | | | | | | 1: Disable | | 2 | P3CON2 | R/W | 0 | Schmitt trigger control of P3.2 | | | | | | 0: Enable | | | | | | 1: Disable | | 1 | P3CON1 | R/W | 0 | Schmitt trigger control of P3.1 | | | | | | 0: Enable | | | | | | 1: Disable | | 0 | P3CON0 | R/W | 0 | Schmitt trigger control of P3.0 | | | | | | 0: Enable | | | | | | 1: Disable | | | | | | | #### P4CON: 0xD6 | Field | _ | | | |--------|----------------------|------------------------------------------------------------|----------------------------------------------------------------------| | Ticia | Туре | Initial | Description | | P4CON7 | R/W | 0 | Schmitt trigger control of P4.7 | | | | | 0: Enable | | | | | 1: Disable | | P4CON6 | R/W | 0 | Schmitt trigger control of P4.6 | | | | | 0: Enable | | | | | 1: Disable | | P4CON5 | R/W | 0 | Schmitt trigger control of P4.5 | | | | | 0: Enable | | | | | 1: Disable | | P4CON4 | R/W | 0 | Schmitt trigger control of P4.4 | | | | | 0: Enable | | | | | 1: Disable | | P4CON3 | R/W | 0 | Schmitt trigger control of P4.3 | | | | | 0: Enable | | | | | 1: Disable | | P4CON2 | R/W | 0 | Schmitt trigger control of P4.2 | | | | | 0: Enable | | | | | 1: Disable | | P4CON1 | R/W | 0 | Schmitt trigger control of P4.1 | | | | | 0: Enable | | | | | 1: Disable | | | P4CON5 P4CON4 P4CON3 | P4CON6 R/W P4CON5 R/W P4CON4 R/W P4CON3 R/W P4CON2 R/W | P4CON6 R/W 0 P4CON5 R/W 0 P4CON4 R/W 0 P4CON3 R/W 0 P4CON2 R/W 0 | | 0 | P4CON0 | R/W | 0 | Schmitt trigger control of P4.0 | |---|--------|-----|---|---------------------------------| | | | | | 0: Enable | | | | | | 1: Disable | ### P5CON: 0xD7 | | TO OND I | | | | |-----|----------|------|---------|---------------------------------| | Bit | Field | Туре | Initial | Description | | 5 | P5CON5 | R/W | 0 | Schmitt trigger control of P5.5 | | | | | | 0: Enable | | | | | | 1: Disable | | 4 | P5CON4 | R/W | 0 | Schmitt trigger control of P5.4 | | | | | | 0: Enable | | | | | | 1: Disable | | 3 | P5CON3 | R/W | 0 | Schmitt trigger control of P5.3 | | | | | | 0: Enable | | | | | | 1: Disable | | 2 | P5CON2 | R/W | 0 | Schmitt trigger control of P5.2 | | | | | | 0: Enable | | | | | | 1: Disable | | 1 | P5CON1 | R/W | 0 | Schmitt trigger control of P5.1 | | | | | | 0: Enable | | | | | | 1: Disable | | 0 | P5CON0 | R/W | 0 | Schmitt trigger control of P5.0 | | | | | | 0: Enable | | | | | | 1: Disable | | | | | | | #### **13** External Interrupt INTO, INT1 and INT2 are external interrupt trigger sources. Build in edge trigger configuration function and edge direction is selected by PEDGE register. When both external interrupt (EXO/EX1/EX2) and global interrupt (EAL) are enabled, the external interrupt request flag (IEO/IE1/IE2) will be set to "1" as edge trigger event occurs. The program counter will jump to the interrupt vector (ORG 0x0003/0x0013/0x00EB) and execute interrupt service routine. Interrupt request flag will be cleared by hardware before ISR is executed. ### **13.1** External Interrupt Registers | Register | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |----------|-------|-------|-------|-------|-------|-------|-------|-------| | PEDGE | - | - | EX2G1 | EX2G0 | EX1G1 | EX1G0 | EX0G1 | EX0G0 | | IEN0 | EAL | - | ET2 | ES0 | ET1 | EX1 | ET0 | EX0 | | TCON | TF1 | TR1 | TF0 | TR0 | IE1 | - | IE0 | - | | IEN4 | EPWM1 | EX2 | - | - | PWM1F | IE2 | - | - | #### PEDGE Register (0x8F) | D.: | F: 11 | | | D ' ' ' | |------|-----------|------|---------|-----------------------------------------------------| | Bit | Field | Туре | Initial | Description | | 54 | EX2G[1:0] | R/W | 10 | External interrupt 2 trigger edge control register. | | | | | | 00: Reserved. | | | | | | 01: Rising edge trigger. | | | | | | 10: Falling edge trigger (default) | | | | | | 11: Both rising and falling edge trigger | | 32 | EX1G[1:0] | R/W | 10 | External interrupt 1 trigger edge control register. | | | | | | 00: Reserved. | | | | | | 01: Rising edge trigger. | | | | | | 10: Falling edge trigger (default) | | | | | | 11: Both rising and falling edge trigger | | 10 | EX0G[1:0] | R/W | 10 | External interrupt 0 trigger edge control register. | | | | | | 00: Reserved. | | | | | | 01: Rising edge trigger. | | | | | | 10: Falling edge trigger (default) | | | | | | 11: Both rising and falling edge trigger | | Else | Reserved | R | 0 | | ### IENO Register (0xA8) | Bit | Field | Туре | Initial | Description | |------|-------|------|---------|---------------------------------------------| | 7 | EAL | R/W | 0 | Enable all interrupt control bit. | | | | | | 0: Disable all interrupt function. | | | | | | 1: Enable all interrupt function. | | 2 | EX1 | R/W | 0 | External P2.2 interrupt (INT1) control bit. | | | | | | 0: Disable INT1 interrupt function. | | | | | | 1: Enable INT1 interrupt function. | | 0 | EX0 | R/W | 0 | External P2.1 interrupt (INTO) control bit. | | | | | | 0: Disable INTO interrupt function. | | | | | | 1: Enable INTO interrupt function. | | Else | | | | Refer to other chapter(s) | ## TCON Register (0x88) | Bit | Field | Туре | Initial | Description | |------|-------|------|---------|---------------------------------------------| | 3 | IE1 | R/W | 0 | External P2.2 interrupt (INT1) request flag | | | | | | 0: None INT1 interrupt request. | | | | | | 1: INT1 interrupt request. | | 1 | IE0 | R/W | 0 | External P2.1 interrupt (INTO) request flag | | | | | | 0: None INTO interrupt request. | | | | | | 1: INTO interrupt request. | | Else | | | | Refer to other chapter(s) | | | | | | | ## IEN4 Register (0xD1) | Bit | Field | Type | Initial | Description | |------|-------|------|---------|---------------------------------------------| | 6 | EX2 | R/W | 0 | External P2.3 interrupt (INT2) control bit. | | | | | | 0: Disable INT2 interrupt function. | | | | | | 1: Enable INT2 interrupt function. | | 2 | IE2 | R/W | 0 | External P2.3 interrupt (INT2) request flag | | | | | | 0: None INT2 interrupt request. | | | | | | 1: INT2 interrupt request. | | Else | | | | Refer to other chapter(s) | | | | | | | \* Note: Before clear one of TF0, TF1, IE0 or IE1 flag manually by firmware, user must be made sure others request flag in TCON register doesn't active. #### 13.2 Sample Code The following sample code demonstrates how to perform INTO/INT1/INT2 with interrupt. ``` 1 #define INTORsing (1 << 0) //INTO trigger edge is rising edge 2 #define INTOFalling (2 << 0) //INTO trigger edge is falling edge 3 #define INTOLeChge (3 << 0) //INTO trigger edge is level chagne (1 << 0) //INTO interrupt enable 4 #define EINTO 6 #define INT1Rsing (1 << 2) //INT1 trigger edge is rising edge 7 #define INT1Falling (2 << 2) //INT1 trigger edge is falling edge 8 #define INT1LeChge (3 << 2) //INT1 trigger edge is level chagne 9 #define EINT1 (1 << 2) //INT1 interrupt enable 10 #define INT2Rsing (1 << 4) //INT2 trigger edge is rising edge #define INT2Falling (2 << 4) //INT2 trigger edge is falling edge 13 #define INT2LeChge (3 << 4) //INT2 trigger edge is level chagne 14 #define EINT2 (1 << 6) //INT2 interrupt enable 15 16 void EnableINT (void) 17 { // INTO rising edge, INT1 falling edge, INT2 level change 18 PEDGE = INTORising | INT1Falling | INT2LeChge; 19 20 21 // Enable INTO/INT1 interrupt 22 IENO \mid = EINTO \mid EINT1; 23 // Enable INT2 interrupt 24 IEN4 \mid = EINT2; 25 // Enable total interrupt 26 IENO |= 0x80; 27 28 P0 = 0x00; 29 POM = 0x07; 30 } 31 32 void INTOInterrupt (void) interrupt ISRIntO //0x03 33 { //IEO clear by hardware 34 P00 = \sim P00; 35 } 36 37 void INT1Interrupt (void) interrupt ISRInt1 //0x13 38 { //IE1 clear by hardware P01 = \sim P01; 39 40 } 41 42 void INT2Interrupt (void) interrupt ISRInt2 //0xEB 43 { //IE2 clear by hardware P02 = \sim P02; 44 45 } ``` #### 14 Timer 0 and Timer 1 Timer 0 and Timer 1 are two independent binary up timers. Timer 0 has four different operation modes: (1) 13-bit up counting timer, (2) 16-bit up counting timer, (3) 8-bit up counting timer with specified reload value support, and (4) separated two 8-bit up counting timer. By contrast, Timer 1 has only mode 0 to mode 2 which are same as Timer 0. Timer 0 and Timer 1 respectively support ETO and ET1 interrupt function. #### 14.1 Timer 0 and Timer 1 Clock Selection The figures below illustrate the clock selection circuit of Timer 0 and Timer 1. Timer 0 has three clock sources selection: fcpu, fosc, and $f_{RTC}$ . All clock sources can be gated (pause) by INT0 pin if T0GATE is applied. Timer 1 clock sources selection: fcpu and fosc. All clock sources can be gated (pause) by INT1 pin if T1GATE is applied. Overall, the major difference between the two timers is that Timer 0 additionally supports $f_{RTC}$ clock source (real time counter, RTC) which is functional if the microcontroller's CPU clock is 'IHRC 32 MHz with RTC' (refer to *Reset and Power-on Controller*) and an off-chip 32 kHz crystal is connected. ## 14.2 Mode 0: 13-bit Up Counting Timer Mode 0 is a 13-bit up counting timer (the upper 3 bits of TL0 is suspended). Once the timer's counter is overflow (counts from 0xFF1F to 0x0000), TF0/TF1 flag would be issued immediately. This flag is readable by firmware if ET0/ET1 does not apply, or can be handled by interrupt controller if ET0/ET1 is applied. ## 14.3 Mode 1: 16-bit Up Counting Timer Mode 1 is a 16-bit up counting timer. Once the timer's counter overflow is occurred (from 0xFFFF to 0x0000), TF0/TF1 would be issued which is readable by firmware or can be handled by interrupt controller (if ET0/ET1 applied). ### 14.4 Mode 2: 8-bit Up Counting Timer with Specified Reload Value Support Mode 2 is an 8-bit up counting timer (TL0/TL1) with a specifiable reload value. An overflow event (TL0/TL1 counts from 0xFF to 0x00) issues its TF0/TF1 flag for firmware or interrupt controller; meanwhile, the timer duplicates TH0/TH1 value to TL0/TL1 register in the same time. As a result, the timer is actually counts from 0xFF to the value of TH0/TH1. ### 14.5 Mode 3 (Timer 0 only): Separated Two 8-bit Up Counting Timer Mode 3 treats TH0 and TL0 as two separated 8-bit timers. TL0 is an 8-bit up counting timer with RTC support or two clock sources selection (fcpu and fosc), whereas TH0 clock source is fixed at fcpu/12. Only TL0 clock source can be gated (pause) by INT0 pin if T0GATE is applied. In this mode TLO counter is enabled by TRO, and its overflow signal is reflected in TFO flag. THO counter is controlled by TR1, and TF1 flag is also occupied by THO overflow signal. Timer 1 cannot issue any overflow event in this situation, and it can be seen as a self-counting timer without flag support. # 14.6 Timer 0 and Timer 1 Registers | Register | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |----------|--------|---------|---------|---------|--------|---------|---------|---------| | IEN0 | EAL | - | ET2 | ES0 | ET1 | EX1 | ET0 | EX0 | | TCON | TF1 | TR1 | TF0 | TR0 | IE1 | - | IEO | - | | TCON0 | T0EXT | TORATE2 | TORATE1 | TORATEO | - | T1RATE2 | T1RATE1 | T1RATE0 | | TMOD | T1GATE | T1CT | T1M1 | T1M0 | T0GATE | TOCT | T0M1 | T0M0 | | TH0 | TH07 | TH06 | TH05 | TH04 | TH03 | TH02 | TH01 | TH00 | | TL0 | TL07 | TL06 | TL05 | TL04 | TL03 | TL02 | TL01 | TL00 | | TH1 | TH17 | TH16 | TH15 | TH14 | TH13 | TH12 | TH11 | TH10 | | TL1 | TL17 | TL16 | TL15 | TL14 | TL13 | TL12 | TL11 | TL10 | ### IENO Register (0xA8) | Bit Field Type Initial Description 7 EAL R/W 0 Interrupts enable. Refer to Chapter | | |-------------------------------------------------------------------------------------|-------------| | 7 EAL R/W 0 Interrupts enable. Refer to Chapter | | | | r Interrupt | | 3 ET1 R/W 0 Timer 1 interrupt | | | 0: Disable | | | 1: Enable | | | 1 ETO R/W 0 Timer 0 interrupt | | | 0: Disable | | | 1: Enable | | # TCON Register (0x88) | Bit | Field | Type | Initial | Description | |-----|-------|------|---------|----------------------------------------------------| | 7 | TF1 | R/W | 0 | Timer 1 overflow event | | | | | | 0: Timer 1 does not have any overflow event | | | | | | 1: Timer 1 has overflowed | | | | | | This bit can be cleared automatically by interrupt | | | | | | handler, or manually by firmware | | 6 | TR1 | R/W | 0 | Timer 1 function | | | | | | 0: Disable | | | | | | 1: Enable | | 5 | TF0 | R/W | 0 | Timer 0 overflow event | | | | | | 0: Timer 0 does not have any overflow event | | | | | | 1: Timer 0 has overflowed | | | | | | This bit can be cleared automatically by interrupt | | | | | | handler, or manually by firmware | | 4 | TR0 | R/W | 0 | Timer 0 function | |---|----------|-----|---|------------------| | | | | | 0: Disable | | | | | | 1: Enable | | 3 | IE1 | R | 0 | Refer to INT1 | | 2 | Reserved | R | 0 | | | 1 | IE0 | R | 0 | Refer to INTO | | 0 | Reserved | R | 0 | | \* Note: Before clear one of TF0, TF1, IE0 or IE1 flag manually by firmware, user must be made sure others request flag in TCON register doesn't active. ### TCON0 Register (0xE7) | Bit | Field | Type | Initial | Description | |-----|-------------|------|---------|------------------------------------------------| | 7 | T0EXT | R/W | 0 | Timer 0 real time counter | | | | | | 0: Disable | | | | | | 1: Enable <sup>*</sup> | | 64 | TORATE[2:0] | R/W | 000 | Clock divider of Timer 0 external clock source | | | | | | 000: f <sub>EXT0</sub> / 128 | | | | | | 001: f <sub>EXT0</sub> / 64 | | | | | | 010: f <sub>EXT0</sub> / 32 | | | | | | 011: f <sub>EXT0</sub> / 16 | | | | | | 100: f <sub>EXTO</sub> / 8 | | | | | | 101: f <sub>EXTO</sub> / 4 | | | | | | 110: f <sub>EXTO</sub> / 2 | | | | | | 111: f <sub>EXTO</sub> / 1 | | 3 | Reserved | R | 0 | | | 20 | T1RATE[2:0] | R/W | 000 | Clock divider of Timer 0 external clock source | | | | | | 000: f <sub>EXT1</sub> / 128 | | | | | | 001: f <sub>EXT1</sub> / 64 | | | | | | 010: f <sub>EXT1</sub> / 32 | | | | | | 011: f <sub>EXT1</sub> / 16 | | | | | | 100: f <sub>EXT1</sub> / 8 | | | | | | 101: f <sub>EXT1</sub> / 4 | | | | | | 110: f <sub>EXT1</sub> / 2 | | | | | | 111: f <sub>EXT1</sub> / 1 | <sup>\*</sup> TOEXT = 1 is reserved for 'IHRC 32 MHz with RTC' CPU clock source only; remaining '0' if other source is chosen. ### TMOD Register (0x89) | | • | • | | | |-----|----------|------|---------|------------------------------------------------------------| | Bit | Field | Type | Initial | Description | | 7 | T1GATE | R/W | 0 | Timer 1 gate control mode | | | | | | 0: Disable | | | | | | 1: Enable, Timer 1 clock source is gated by INT1 | | 6 | T1CT | R/W | 0 | Timer 1 clock source selection | | | | | | 0: f <sub>Timer1</sub> = fcpu / 12 | | | | | | 1: $f_{Timer 1} = fEXT1 / T1RATE (refer to T1RATE)^{*(1)}$ | | 54 | T1M[1:0] | R/W | 00 | Timer 1 operation mode | | | | | | 00: 13-bit up counting timer | | | | | | 01: 16-bit up counting timer | | | | | | 10: 8-bit up counting timer with reload support | | | | | | 11: Reserved | | 3 | T0GATE | R/W | 0 | Timer 0 gate control mode | | | | | | 0: Disable | | | | | | 1: Enable, Timer 0 clock source is gated by INT0 | | 2 | T0CT | R/W | 0 | Timer 0 clock source selection | | | | | | 0: f <sub>Timer0</sub> = fcpu / 12 | | | | | | 1: $f_{Timer0}$ = fext0 / TORATE (refer to TORATE) *(2) | | 10 | T0M[1:0] | R/W | 00 | Timer 0 operation mode | | | | | | 00: 13-bit up counting timer | | | | | | 01: 16-bit up counting timer | | | | | | 10: 8-bit up counting timer with reload support | | | | | | 11: Separated two 8-bit up counting timer | | | | | | | <sup>\*(1)</sup> fEXT1 = fosc. ## TH0 / TH1 Registers (TH0: 0x8C, TH1: 0x8D) | Bit | Field | Туре | Initial | Description | |-----|---------|------|---------|------------------------------------------| | 70 | TH0/TH1 | R/W | 0x00 | High byte of Timer 0 and Timer 1 counter | ## TL0 / TL1 Register (TL0: 0x8A, TL1: 0x8B) | Bit | Field | Туре | Initial | Description | |-----|---------|------|---------|-----------------------------------------| | 70 | TL0/TL1 | R/W | 0x00 | Low byte of Timer 0 and Timer 1 counter | <sup>\*(2)</sup> fexto = fosc or frtc. #### 14.7 Sample Code The following sample code demonstrates how to perform T0/T1 with interrupt. ``` 1 #define T0Mode0 (0 \ll 0) //T0 mode0, 13-bit counter (1 << 0) //T0 model, 16-bit counter 2 #define T0Mode1 3 #define T0Mode2 (2 << 0) //T0 mode2, 8-bit auto-reload counter //T0 mode3, T0 two 8-bit counter/T1 no flag 4 #define T0Mode3 (3 << 0) 5 #define TOGATE (8 \ll 0) //T0 gating clock by INT0 6 #define TOClkFcpu (0 << 0) //TO clock source from Fcpu/12 7 #define TOClkExt (4 << 0) //TO clock source from Fosc or FRTC 8 #define T0ExtFosc (0 \ll 4) //T0 clock source from Fosc 9 #define TOExtFRTC (8 << 4) //TO clock source from FRTC 10 11 #define T1Mode0 (0 \ll 4) //T1 mode0, 13-bit counter 12 #define T1Mode1 (1 << 4) //T1 mode1, 16-bit counter (2 << 4) //T1 mode2, 8-bit auto-reload counter 13 #define T1Mode2 14 #define T1Mode3 (3 << 4) //T1 mode3, T1 stop 15 #define T1GATE (8 << 4) //T1 gating clock by INT1 16 #define T1ClkFcpu (0 << 4) //T1 clock source from Fcpu/12 17 #define T1ClkExt (4 << 4) //T1 clock source from Fosc 18 19 void InitTOT1(void) 20 { // T0/T1 Initial 21 22 THO = 0x00; 23 TL0 = 0x00; 24 TH1 = 0x00; 25 TL1 = 0x00; // TO modeO with gating clock by INTO, clock source from Fosc or FRTC 26 27 TMOD |= T0Mode0 | T0GATE | T0ClkExT; 28 // T0 clock source = FRTC/1 29 TCON0 |= T0ExtFRTC | 0x70; 30 // T1 model, clock source from Fcpu/12 TMOD |= T1Mode1 | T1ClkFcpu; 31 // Timer 0/1 enable. Clear TF0/TF1 32 33 TCON |= 0 \times 50; 34 // Enable T0/T1 interrupt 35 IENO |= 0 \times 0 A; 36 // Enable total interrupt 37 IEN0 |= 0 \times 80; 38 39 P0 = 0 \times 00; 40 POM = 0x03; 41 } 42 43 void T0Interrupt (void) interrupt ISRTimer0 //0x0B 44 { //TFO clear by hardware P00 = \sim P00; 45 46 } 47 void T1Interrupt (void) interrupt ISRTimer1 //0x1B 48 { //TF1 clear by hardware P01 = \sim P01; 49 50 } ``` #### **15 Timer 2** Timer 2 is a 16-bit up counting timer which has several optional extensions: specified reload value, comparison output (PWM) and capture function. Timer 2 consists of a dedicated 16-bit counter/timer and four 16-bit capture/compare modules. Each capture/compare module has its own associated I/O when enabled. Each capture/compare module may be configured to operate independently in one of 3 modes: compare, capture with rising edge, or capture with register be written. ### **15.1** Timer 2 Up-counting Control Timer 2 has three operation modes by its clock source: specify fcpu clocks (fcpu/12 and fcpu/24), specify fcpu clocks with a stop control, and external clock input. The table below categorizes these three operation modes and its related registers (T2I1, T2I0 and T2PS). Once the timer's counter is overflow (counts from 0xFFFF to 0x0000), TF2 would be issued immediately which can read/write by firmware. Timer 2 interrupt function is controlled by ET2. | T2I1 | T2I0 | T2PS | Timer 2 Clock Source | |------|------|------|--------------------------------------------------------------------------| | 0 | 0 | Χ | Disable Timer 2 | | 0 | 1 | 0 | fcpu/12 | | 0 | 1 | 1 | fcpu/24 | | 1 | 1 | 0 | fcpu/12 (stop counting when T2 pin is low, resume when T2 is high) | | 1 | 1 | 1 | fcpu/24 (stop counting when T2 pin is low, resume when T2 is high) | | 1 | 0 | Χ | T2 pin rising edge (T2 pin is shared with P2.3, clock rate ≤ 0.5 * fcpu) | ### 15.2 Specified Timer 2 Reload Value The specified reload value is an optional function which can reload Timer 2 counter by overflow or external control pin. If overflow-to-reload is selected, Timer 2 duplicates CRCH/CRCL value to its counter (TH2/TL2) automatically by overflow signal. As a result, Timer 2 would repeatedly counts from CRCH/CRCL value to 0xFFFF. On the other hand, a falling edge of external pin T2RL (shared with P2.2) can also be chosen as a reload signal. In this situation, Timer 2 normally counts its counter from 0x0000 to 0xFFFF if T2RL pin remains stable, yet the counter value would be replaced at any time by CRCH/CRCL value as long as T2RL pin has a falling signal. Subsequently, Timer 2 continues its counting routine from CRCH/CRCL value, and external reload flag (TF2RL) would be issued if interrupt function is enabled (both ET2RL and ET2 are set). External reload interrupt vector is shared with Timer 2 interrupt vector and identify event by firmware. #### 15.3 Comparison Output (PWM) Timer 2 has up to four set of comparison output. Each set (CRC/CC1/CC2/CC3) independently compares its value to Timer 2 counter (TH2/TL2) and outputs the comparison result on T2COM0 to T2COM3 pins (shared with P1.0 to P1.3). The comparison result has two output methods: directly output and indirectly output. The directly method is that the mapped pin outputs low status if Timer 2 counter is lower than CRC/CC1/CC2/CC3 register, whereas it outputs high status if its register value is equal/lager than Timer 2 counter. Thus, the output status is changed twice at crossover points. As CRC/CC1/CC2/CC3 register is equal to Timer 2 counter, a TF2C0/TF2C1/TF2C2/TF2C3 flag is issued which can read/write by firmware. Compare interrupt function is controlled by ET2C0/ET2C1/ET2C2/ET2C3. By contrast, the indirectly output method is an event which keep the mapped pin's previous output setting until Timer 2 counter overtakes CRC/CC1/CC2/CC3 register value. In this mode, the transition of the output signal can be configured by software. In other word, the P1.0 register bit would be affect T2COM0/P1.0 pin when TH2/TL2 equal to CRC registers. A Timer 2 overflow causes no output change. ## 15.4 Capture Function The capture function is similar to split/lap button of a stopwatch. While Timer 2 counter (TH2/TL2) routinely count up, a split event records counter value in CRC/CC1/CC2/CC3 register(s). The split event can from hardware or software. The T2CC0 pin (shared with P3.4) can trigger a hardware split event that duplicates TH2/TL2 value to CRCH/CRCL registers, whereas T2CC1 (P3.5), T2CC2 (P3.6) and T2CC3 (P3.7) respectively control CC1 to CC3 registers. A software split event is triggered by writing any value into CRCL/CCL1/CCL2/CCL3 register. While perform a writing instruction to these registers, the present TH2/TL2 value would be record in the paired registers instead. ### 15.5 Timer 2 Registers | Register | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |----------|--------|--------|--------|--------|--------|--------|--------|--------| | T2CON | T2PS | I3FR | - | T2R1 | T2R0 | T2CM | T2I1 | T2I0 | | CCEN | COCA31 | COCA30 | COCA21 | COCA20 | COCA11 | COCA10 | COCA01 | COCA00 | | TH2 | TH27 | TH26 | TH25 | TH24 | TH23 | TH22 | TH21 | TH20 | | TL2 | TL27 | TL26 | TL25 | TL24 | TL23 | TL22 | TL21 | TL20 | | CRCH | CRCH7 | CRCH6 | CRCH5 | CRCH4 | CRCH3 | CRCH2 | CRCH1 | CRCH0 | | CRCL | CRCL7 | CRCL6 | CRCL5 | CRCL4 | CRCL3 | CRCL2 | CRCL1 | CRCL0 | | CCH3 | CCH37 | CCH36 | CCH35 | CCH34 | CCH33 | CCH32 | CCH31 | CCH30 | | CCL3 | CCL37 | CCL36 | CCL35 | CCL34 | CCL33 | CCL32 | CCL31 | CCL30 | | CCH2 | CCH27 | CCH26 | CCH25 | CCH24 | CCH23 | CCH22 | CCH21 | CCH20 | | CCL2 | CCL27 | CCL26 | CCL25 | CCL24 | CCL23 | CCL22 | CCL21 | CCL20 | | CCH1 | CCH17 | CCH16 | CCH15 | CCH14 | CCH13 | CCH12 | CCH11 | CCH10 | | CCL1 | CCL17 | CCL16 | CCL15 | CCL14 | CCL13 | CCL12 | CCL11 | CCL10 | | IEN0 | EAL | _ | ET2 | ES0 | ET1 | EX1 | ET0 | EX0 | # SN8F5708 Series | IEN1 | ET2RL | - | ET2C3 | ET2C2 | ET2C1 | ET2C0 | ESPI | EI2C | |-------|-------|-----|-------|-------|-------|-------|------|------| | IRCON | TF2RL | TF2 | TF2C3 | TF2C2 | TF2C1 | TF2C0 | _ | - | ### T2CON Register (0xC8) | Bit | Field | Type | Initial | Description | |-----|----------|------|---------|----------------------------------------------------------| | 7 | T2PS | R/W | 0 | Timer 2 pre-scalar | | | | | | 0: fcpu/12 | | | | | | 1: fcpu/24 | | 6 | I3FR | R/W | 0 | In compare mode: | | | | | | 0: The COM0 interrupt would be generated when the | | | | | | TH2/TL2 becomes not equal to the CRC register (e.g | | | | | | Timer 2: 0x8081, CRC: 0x8080). | | | | | | 1: The COM0 interrupt would be generated when the | | | | | | TH2/TL2 becomes equal to the CRC register. | | | | | | In capture mode 0: | | | | | | 0: The timer 2 content would be latched into CRC | | | | | | register by T2CC0 is falling edge. | | | | | | 1: The timer 2 content would be latched into CRC | | | | | | register by T2CC0 is rising edge. | | 5 | Reserved | R/W | 0 | | | 43 | T2R[1:0] | R/W | 00 | Specified Timer 2 reload value | | | | | | 00: Disable | | | | | | 01: Disable | | | | | | 10: Load CRCH/CRCL to TH2/TL2 by counter overflow | | | | | | 11: Load CRCH/CRCL to TH2/TL2 by T2RL pin | | 2 | T2CM | R/W | 0 | Timer 2 comparison output | | | | | | 0: Directly output method | | | | | | 1: Indirectly output, next output status can be specifie | | 10 | T2I[1:0] | R/W | 00 | Timer 2 up counting control | | | | | | 00: Disable | | | | | | 01: Clock rate is defined by T2PS | | | | | | 10: Clock source is T2 pin | | | | | | 11: Clock rate is defined by T2PS with T2 pin gate | | | | | | | ### CCEN Register (0xC1) | Bit | Field | Type | Initial | Description | |-----|------------|------|---------|----------------------------------------| | 76 | COCA3[1:0] | R/W | 00 | Comparison and capture function of CC3 | | | | | | 00: Disable | | | | | | 01: Capture by T2CC3 pin rising edge | | | | | | 10: Comparison function | | | | | | 11: Capture by writing CCL3 register | | 54 | COCA2[1:0] | R/W | 00 | Comparison and capture function of CC2 | | | | | | 00: Disable | | | | | | 01: Capture by T2CC2 pin rising edge | | | | | | 10: Comparison function | | | | | | 11: Capture by writing CCL2 register | | 32 | COCA1[1:0] | R/W | 00 | Comparison and capture function of CC1 | | | | | | 00: Disable | | | | | | 01: Capture by T2CC1 pin rising edge | | | | | | 10: Comparison function | | | | | | 11: Capture by writing CCL1 register | | 10 | COCA0[1:0] | R/W | 00 | Comparison and capture function of CRC | | | | | | 00: Disable | | | | | | 01: Capture by T2CCO pin rising edge | | | | | | 10: Comparison function | | | | | | 11: Capture by writing CRCL register | ### TH2/TL2 Registers (TH2: 0xCD, TL2: 0xCC) | Bit | Field | Туре | Initial | Description | |-----|---------|------|---------|-----------------------------------| | 70 | TH2/TL2 | R/W | 0x00 | Timer 2 16-bit counter registers. | ### CRC Registers (CRCH: 0xCB, CRCL: 0xCA) | Bit | Field | Type | Initial | Description | |-----|------------|------|---------|-----------------------------------| | 76 | CRCH[15:0] | R/W | 0x00 | 16-bit compare/capture registers. | ## CCH3/CCL3 Registers (CCH3: 0xC7, CCL3: 0xC6) | Bit | Field | Type | Initial | Description | |-----|-----------|------|---------|-----------------------------------| | 76 | CCH3/CCL3 | R/W | 0x00 | 16-bit compare/capture registers. | ## CCH2/CCL2 Registers (CCH2: 0xC5, CCL2: 0xC4) | Bit | Field | Type | Initial | Description | |-----|------------|------|---------|-----------------------------------| | 76 | CCH2 /CCL2 | R/W | 0x00 | 16-bit compare/capture registers. | ## CCH1/CCL1 Registers (CCH1: 0xC3, CCL1: 0xC2) | Bit | Field | Type | Initial | Description | |-----|-----------|------|---------|-----------------------------------| | 76 | CCH1/CCL1 | R/W | 0x00 | 16-bit compare/capture registers. | ## IENO Register (0xA8) | Bit | Field | Type | Initial | Description | |------|-------|------|---------|-----------------------------------------------| | 7 | EAL | R/W | 0 | Interrupts enable. Refer to Chapter Interrupt | | 5 | ET2 | R/W | 0 | Enable Timer 2 interrupt | | Else | | | | Refer to other chapter(s) | ### IEN1 Register (0xB8) | | 108.010. (0.120) | | | | |------|------------------|------|---------|------------------------------------------------| | Bit | Field | Type | Initial | Description | | 7 | ET2RL | R/W | 0 | T2 Timer external reload interrupt control bit | | | | | | 0: Disable | | | | | | 1: Enable | | 6 | Reserved | R | 0 | | | 5 | ET2C3 | R/W | 0 | T2 Timer COM3 interrupt control bit | | | | | | 0: Disable | | | | | | 1: Enable | | 4 | ET2C2 | R/W | 0 | T2 Timer COM2 interrupt control bit | | | | | | 0: Disable | | | | | | 1: Enable | | 3 | ET2C1 | R/W | 0 | T2 Timer COM1 interrupt control bit | | | | | | 0: Disable | | | | | | 1: Enable | | 2 | ET2C0 | R/W | 0 | T2 Timer COM0 interrupt control bit | | | | | | 0: Disable | | | | | | 1: Enable | | Else | | | | Refer to other chapter(s) | ## IRCON Register (0xC0) | Bit | Field | Type | Initial | Description | |------|----------|------|---------|--------------------------------------------------| | 7 | TF2RL | R/W | 0 | T2 timer external reload interrupt request flag. | | | | | | 0: None TF2RL interrupt request | | | | | | 1: TF2RL interrupt request. | | 6 | TF2 | R/W | 0 | T2 timer interrupt request flag. | | | | | | 0: None T2 interrupt request. | | | | | | 1: T2 interrupt request. | | 5 | TF2C3 | R/W | 0 | T2 Timer COM3 interrupt request flag. | | | | | | 0: None T2COM3 interrupt request. | | | | | | 1: T2COM3 interrupt request. | | 4 | TF2C2 | R/W | 0 | T2 Timer COM2 interrupt request flag. | | | | | | 0: None T2COM2 interrupt request. | | | | | | 1: T2COM2 interrupt request. | | 3 | TF2C1 | R/W | 0 | T2 Timer COM1 interrupt request flag. | | | | | | 0: None T2COM1 interrupt request. | | | | | | 1: T2COM1 interrupt request. | | 2 | TF2C0 | R/W | 0 | T2 Timer COM0 interrupt request flag. | | | | | | 0: None T2COM0 interrupt request. | | | | | | 1: T2COM0 interrupt request. | | Else | Reserved | R | 0 | | | | | | | | #### 15.6 Sample Code The following sample code demonstrates how to perform T2 compare function with interrupt. ``` 1 #define T2ClkFcpu (1 << 0) //T2 clock from Fcpu 2 #define T2ClkPin (2 \ll 0) //T2 clock from T2 pin 3 #define T2ClkGate (3 << 0) //T2 clock from Fcpu with T2 pin gating 4 #define T2Fcpu12 (0 << 7) //T2 clock = Fcpu/12 5 #define T2Fcpu24 (1 << 7) //T2 clock = Fcpu/24 6 #define T2RLMode0 (2 << 3) //T2 reload mode0 = auto-reload 7 #define T2RLMode1 (3 << 3) //T2 reload mode1 = T2RL falling edge 8 trigger 9 #define ComMode0 (0 << 2) //Compare mode = directly method 10 #define ComModel (1 << 2) //Compare mode = indirectly output method 11 #define T2COM0EdNE (0 << 6) //T2COM0 interrupt edge = no equle CRC 12 #define T2COM0EdE (1 << 6) //T2COM0 interrupt edge = equle CRC 13 \#define T2COM0En (2 << 0) //T2COM0 compare funcion enable 14 \#define T2COM1En (2 << 2) //T2COM1 compare funcion enable 15 #define T2COM2En (2 << 4) //T2COM2 compare funcion enable 16 #define T2COM3En (2 << 6) //T2COM3 compare funcion enable 17 18 void InitT2(void) 19 { 20 // T2_Initial TH2 = 0x00; 21 22 TL2 = 0x00; 23 CRCH = 0x80; 24 CRCL = 0x00; 25 CCH1 = 0xC0; CCL1 = 0x00; 26 27 CCH2 = 0xE0; 28 CCL2 = 0x00; 29 CCH3 = 0xF0; 30 CCL3 = 0x00; 31 32 // T2 clock from Fcpu/24 with T2 pin gating 33 // Reload mode1 = T2RL falling edge trigger 34 // Compare mode = directly method 35 // T2COMO interrupt trigger = equle CRC 36 T2CON |= T2ClkGate | T2Fcpu24 | T2RLMode1 | ComMode0 | T2COM0EdE; 37 // Compare function T2COM0/1/2/3 enable 38 39 CCEN |= T2COM0En | T2COM1En | T2COM2En | T2COM3En; 40 41 // P23(T2)/P22(T2RL) is input mode with pull-high resister 42 P2M \&= 0xF3; P2UR &= 0 \times 0 C; 43 44 45 // Enable T2RL/T2COM0/1/2/3 interrupt 46 IEN1 \mid = 0xBC; 47 48 // Enable total/Timer2 interrupt 49 IENO |= 0 \times A0; 50 51 P0 = 0x00; 52 POM = 0x3F; 53 } ``` ``` 54 55 void T2Interrupt (void) interrupt ISRTimer2 //0x2B 56 { //TF2/TF2RL clear by software 57 if ((IRCON & 0x40) == 0x40) { IRCON &= 0xBF; //Clear TF2 58 59 P00 = \sim P00; 60 } 61 if ((IRCON & 0x80) == 0x80) { IRCON &= 0x7F; //Clear TF2RL 62 P01 = \sim P01; 63 64 } 65 } 66 67 void T2COM0Interrupt(void) interrupt ISRCom1 //0x53 68 { //TF2C0 clear by hardware P02 = \sim P02; 69 70 } 71 72 void T2COM1Interrupt(void) interrupt ISRCom2 //0x5B 73 { //TF2C1 clear by hardware 74 P03 = \sim P03; 75 } 76 77 void T2COM2Interrupt(void) interrupt ISRCom3 //0x63 78 { //TF2C2 clear by hardware 79 P04 = \sim P04; 80 } 82 void T2COM3Interrupt(void) interrupt ISRCom4 //0x6B 83 { //TF2C3 clear by hardware P05 = \sim P05; } ``` #### **16 PWM** The PW1/PW2/PW3 timer respectively includes a 16-bit binary up 2-channel PWM, and one pulse PWM function functions. By the counter reaches the up-boundary value (PW1Y/PW2Y/PW3Y), it clears its counter and triggers an interrupt signal. Each PWM's duty cycle is controlled by PW1D/PW2D/PW3D register. The PWMs also support one pulse output signal which can disables itself by the end of first PWM cycle. Thus, only one pulse would be generated in this condition. The PWM has two programmable channels shared with GPIO pins and controlled by PWCH[1:0] bit. The output operation must be through enabled each bit/channel of PWCH[1:0] bits. The enabled PWM channel exchanges from GPIO to PWM output. When the PWCH[1:0] bits disables, the PWM channel returns to last status of GPIO mode. The PWM build in IDLE Mode wake-up function if interrupt enable. When PWM timer overflow occurs (counts from PWnY-1 to PWnY), PWMnF would be issued immediately which can read/write by firmware. PWMn interrupt function is controlled by EPWMn. #### 16.1 General PWM PWn timer builds in PWM function controlled by PWnEN and PWCH[1:0] bits. PWMn0, PWMn1 are output pins. The PWMn0, PWMn1 output pins are shared with GPIO pin controlled by PWCH[1:0] bits. When output PWM function, we must be set PWnEN = 1. When PWM output signal synchronize finishes, the PWM channel exchanges from GPIO to PWM output. When PWnEN = 0, the PWM channel returns to GPIO mode and last status. PWM signal is generated from the result of PWnY and PWnD comparison combination. When PWnC counts from 0x0000, the PWM outputs high status which is the PWM initial status. PWnC is loaded new data from PWnY register to decide PWM cycle and resolution. PWnC keeps counting, and the system compares PWnC and PWnD. When PWnC = PWnD, the PWM output status exchanges to low PWnC keeps counting. When PWM timer overflow occurs (PWnY-1 to PWnY), and one cycle of PWM signal finishes. PWnC is reloaded from 0x0000 automatically, and PWM output status exchanges to high for next cycle. PWnD decides the high duty duration, and PWnY decides the resolution and cycle of PWM. PWnD can't be larger than PWnY, or the PWM signal is error. PWM clock source is fosc, PWnRATE[2:0] bits: 000 = fosc/128, 001 = fosc/64, 010 = fosc/32, 011 = fosc/16, 100 = fosc/8, 101 = fosc/4, 110 = fosc/2, 111 = fosc/1. #### 16.2 One Pulse PWM When PWnPO = 0, PWn is PWM function mode. When PWnPO = 1 and PWnEN = 1, PWn will output one pulse PWM function and the PWMnF is issued as PWn counter overflow. PWnEN bit is cleared automatically and pulse output pin returns to idle status. To output next pulse is to set PWnEN bit by program again. One pulse PWM channels selected by PWCH[1:0] bits. PWMn0, PWMn1 are output pins. The PWMn0, PWMn1 output pins are shared with GPIO pin controlled by PWCH[1:0] bits. When output one pulse PWM function, we must be set PWnPO = PWnEN=1. When one pulse PWM output signal synchronize finishes, the PWM channel exchanges from GPIO to PWM output. When one pulse PWM output finishes, PWnEN = 0, the PWM channel returns to GPIO mode and last status. #### 16.3 Inverse and Dead Band The PWM builds in inverse output function. The PWM has one inverse PWM signal as PWNV = 1. When PWNV = 1, the PWn outputs the inverse PWM signal of PWMn. When PWNV = 0, the PWn outputs the non-inverse PWM signal of PWMn. The inverse PWM output waveform is below diagram. The PWM dead band occurs in PWM high pulse width, and the dead band period is programmable from PWnA and PWnD-PWnB registers. The dead band period is symmetrical at left-right terminal of PWM pulse width or not. If the bead band period is longer than PWM duty, the PWM is no output. #### 16.4 PWM Registers | Register | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | |----------|-------|-------|-------|-------|-------|-------|-------|-------|--| |----------|-------|-------|-------|-------|-------|-------|-------|-------|--| | PW1M | PW1R2 | PW1R1 | PW1R0 | PWNV11 | PWNV10 | PWCH11 | PWCH10 | PW1PO | |--------|--------|--------|--------|--------|--------|--------|--------|-------| | PW2M | PW2R2 | PW2R1 | PW2R0 | PWNV21 | PWNV20 | PWCH21 | PWCH20 | PW2PO | | PW3M | PW3R2 | PW3R1 | PW3R0 | PWNV31 | PWNV30 | PWCH31 | PWCH30 | PW3PO | | P1OC | PW3EN | PW2EN | PW1EN | P06OC | P05OC | P130C | P120C | P110C | | PW1YH | PW1Y15 | PW1Y14 | PW1Y13 | PW1Y12 | PW1Y11 | PW1Y10 | PW1Y9 | PW1Y8 | | PW1YL | PW1Y7 | PW1Y6 | PW1Y5 | PW1Y4 | PW1Y3 | PW1Y2 | PW1Y1 | PW1Y0 | | PW2YH | PW2Y15 | PW2Y14 | PW2Y13 | PW2Y12 | PW2Y11 | PW2Y10 | PW2Y9 | PW2Y8 | | PW2YL | PW2Y7 | PW2Y6 | PW2Y5 | PW2Y4 | PW2Y3 | PW2Y2 | PW2Y1 | PW2Y0 | | PW3YH | PW3Y15 | PW3Y14 | PW3Y13 | PW3Y12 | PW3Y11 | PW3Y10 | PW3Y9 | PW3Y8 | | PW3YL | PW3Y7 | PW3Y6 | PW3Y5 | PW3Y4 | PW3Y3 | PW3Y2 | PW3Y1 | PW3Y0 | | PW1DH | PW1D15 | PW1D14 | PW1D13 | PW1D12 | PW1D11 | PW1D10 | PW1D9 | PW1D8 | | PW1DL | PW1D7 | PW1D6 | PW1D5 | PW1D4 | PW1D3 | PW1D2 | PW1D1 | PW1D0 | | PW2DH | PW2D15 | PW2D14 | PW2D13 | PW2D12 | PW2D11 | PW2D10 | PW2D9 | PW2D8 | | PW2DL | PW2D7 | PW2D6 | PW2D5 | PW2D4 | PW2D3 | PW2D2 | PW2D1 | PW2D0 | | PW3DH | PW3D15 | PW3D14 | PW3D13 | PW3D12 | PW3D11 | PW3D10 | PW3D9 | PW3D8 | | PW3DL | PW3D7 | PW3D6 | PW3D5 | PW3D4 | PW3D3 | PW3D2 | PW3D1 | PW3D0 | | PW1BH | PW1B15 | PW1B14 | PW1B13 | PW1B12 | PW1B11 | PW1B10 | PW1B9 | PW1B8 | | PW1BL | PW1B7 | PW1B6 | PW1B5 | PW1B4 | PW1B3 | PW1B2 | PW1B1 | PW1B0 | | PW2BH | PW2B15 | PW2B14 | PW2B13 | PW2B12 | PW2B11 | PW2B10 | PW2B9 | PW2B8 | | PW2BL | PW2B7 | PW2B6 | PW2B5 | PW2B4 | PW2B3 | PW2B2 | PW2B1 | PW2B0 | | PW3BH | PW3B15 | PW3B14 | PW3B13 | PW3B12 | PW3B11 | PW3B10 | PW3B9 | PW3B8 | | PW3BL | PW3B7 | PW3B6 | PW3B5 | PW3B4 | PW3B3 | PW3B2 | PW3B1 | PW3B0 | | PW1A | PW1A7 | PW1A6 | PW1A5 | PW1A4 | PW1A3 | PW1A2 | PW1A1 | PW1A0 | | PW2A | PW2A7 | PW2A6 | PW2A5 | PW2A4 | PW2A3 | PW2A2 | PW2A1 | PW2A0 | | PW3A | PW3A7 | PW3A6 | PW3A5 | PW3A4 | PW3A3 | PW3A2 | PW3A1 | PW3A0 | | OPM | PW3CM1 | PW3CM0 | PW2CM1 | PW2CM0 | PW1CM1 | PW1CM0 | OP1EN | OP0EN | | IEN0 | EAL | - | ET2 | ES0 | ET1 | EX1 | ET0 | EX0 | | IEN2 | - | - | ECMP1 | ECMP0 | EADC | EPWM3 | EPWM2 | - | | IEN4 | EPWM1 | EX2 | - | - | PWM1F | IE2 | - | - | | IRCON2 | _ | - | _ | CMP1F | CMP0F | ADCF | PWM3F | PWM2F | | | | | | | | | | | PWnM Registers (PW1M: 0xAB, PW2M: 0xA1, PW3M: 0xB1) | Bit | Field | Туре | Initial | Description | |-----|---------|------|---------|--------------------------| | 75 | PWnRATE | R/W | 000 | PWM timer clock source | | | | | | 000: fosc / 128 | | | | | | 001: fosc / 64 | | | | | | 010 fosc / 32 | | | | | | 011: fosc / 16 | | | | | | 100: fosc / 8 | | | | | | 101: fosc / 4 | | | | | | 110: fosc / 2 | | | | | | 111: fosc / 1 | | 4 | PWNVn1 | R/W | 0 | PWMn1 pin output control | | | | | | 0: Non-inverse | | | | | | 1: Inverse | | 3 | PWNVn0 | R/W | 0 | PWMn0 pin output control | | | | | | 0: Non-inverse | | | | | | 1: Inverse | | 2 | PWCHn1 | R/W | 0 | PWMn1 shared-pin control | | | | | | 0: GPIO | | | | | | 1: PWM output | | 1 | PWCHn0 | R/W | 0 | PWMn0 shared-pin control | | | | | | 0: GPIO | | | | | | 1: PWM output | | 0 | PWnPO | R/W | 0 | One pulse function | | | | | | 0: Disable | | | | | | 1: Enable | | | | | | | #### P1OC Register (0xE4) | Bit | Field | Туре | Initial | Description | |------|-------|------|---------|---------------------------| | 7 | PW3EN | R/W | 0 | PW3 function | | | | | | 0: Disable | | | | | | 1: Enable | | 6 | PW2EN | R/W | 0 | PW2 function | | | | | | 0: Disable | | | | | | 1: Enable | | 5 | PW1EN | R/W | 0 | PW1 function | | | | | | 0: Disable | | | | | | 1: Enable | | Else | | | | Refer to other chapter(s) | | | | | | | ### PW1YH/PW1YL Registers (PW1YH: 0xAD, PW1YL: 0xAC) | Bit | Field | Туре | Initial | Description | |-----|---------|------|---------|----------------------------| | 70 | PW1YH/L | R/W | 0x00 | 16-bit PWM1 period control | ### PW2YH/PW2YL Registers (PW2YH: 0xA3, PW2YL: 0xA2) | Bit | Field | Туре | Initial | Description | |-----|---------|------|---------|----------------------------| | 70 | PW2YH/L | R/W | 0x00 | 16-bit PWM2 period control | #### PW3YH/PW3YL Registers (PW3YH: 0xB3, PW3YL: 0xB2) | Bit | Field | Type | Initial | Description | |-----|---------|------|---------|----------------------------| | 70 | PW3YH/L | R/W | 0x00 | 16-bit PWM3 period control | ### PW1DH/PW1DL Registers (PW1DH: 0xBC, PW1DL: 0xBB) | Bit | Field | Type | Initial | Description | |-----|---------|------|---------|--------------------------| | 70 | PW1DH/L | R/W | 0x00 | 16-bit PWM1 duty control | ### PW2DH/PW2DL Registers (PW2DH: 0xA7, PW2DL: 0xA6) | Bit | Field | Туре | Initial | Description | |-----|---------|------|---------|--------------------------| | 70 | PW2DH/L | R/W | 0x00 | 16-bit PWM2 duty control | ### PW3DH/PW3DL Registers (PW3DH: 0x87, PW3DL: 0x86) | Bit | Field | Type | Initial | Description | |-----|---------|------|---------|--------------------------| | 70 | PW3DH/L | R/W | 0x00 | 16-bit PWM3 duty control | #### PW1BH/PW1BL Registers (PW1BH: 0xAF, PW1BL: 0xAE) | Bit | Field | Type | Initial | Description | |-----|---------|------|---------|-------------------------------| | 70 | PW1BH/L | R/W | 0x00 | 16-bit PWM1 dead band control | #### PW2BH/PW2BL Registers (PW2BH: 0xA5, PW2BL: 0xA4) | Bit | Field | Туре | Initial | Description | |-----|---------|------|---------|-------------------------------| | 70 | PW2BH/L | R/W | 0x00 | 16-bit PWM2 dead band control | #### PW3BH/PW3BL Registers (PW3BH: 0xB5, PW3BL: 0xB4) | Bit | Field | Type | Initial | Description | |-----|---------|------|---------|-------------------------------| | 70 | PW3BH/L | R/W | 0x00 | 16-bit PWM3 dead band control | ### PW1A Register (PW1A: 0xBD) | Bit | Field | Туре | Initial | Description | |-----|-------|------|---------|------------------------------| | 70 | PW1A | R/W | 0x00 | 8-bit PWM1 dead band control | #### PW2A Register (PW2A: 0xBE) | Bit | Field | Туре | Initial | Description | |-----|-------|------|---------|------------------------------| | 70 | PW2A | R/W | 0x00 | 8-bit PWM2 dead band control | ### PW3A Registers (PW3A: 0xCF) | Bit | Field | Type | Initial | Description | |-----|-------|------|---------|------------------------------| | 70 | PW3A | R/W | 0x00 | 8-bit PWM3 dead band control | ## OPM Register (0x9B) | Bit | Field | Туре | Initial | Description | |------|--------|------|---------|------------------------------------------------------| | 7 | PW3CM1 | R/W | 0 | PWM3 output and CMP1 trigger synchronous control bit | | | | | | 0: Disable | | | | | | 1: Enable | | 6 | PW3CM0 | R/W | 0 | PWM3 output and CMP0 trigger synchronous control bit | | | | | | 0: Disable | | | | | | 1: Enable | | 5 | PW2CM1 | R/W | 0 | PWM2 output and CMP1 trigger synchronous control bit | | | | | | 0: Disable | | | | | | 1: Enable | | 4 | PW2CM0 | R/W | 0 | PWM2 output and CMP0 trigger synchronous control bit | | | | | | 0: Disable | | | | | | 1: Enable | | 3 | PW1CM1 | R/W | 0 | PWM1 output and CMP1 trigger synchronous control bit | | | | | | 0: Disable | | | | | | 1: Enable | | 2 | PW1CM0 | R/W | 0 | PWM1 output and CMP0 trigger synchronous control bit | | | | | | 0: Disable | | | | | | 1: Enable | | Else | | | | Refer to other chapter(s) | | | | | | | ### IENO Register (0xA8) | Bit | Field | Туре | Initial | Description | |------|-------|------|---------|-----------------------------------------------| | 7 | EAL | R/W | 0 | Interrupts enable. Refer to Chapter Interrupt | | Else | | | | Refer to other chapter(s) | ## IEN2 Register (0X9A) | Bit | Field | Туре | Initial | Description | |------|----------|------|---------|-------------------------------------| | 2 | EPWM3 | R/W | 0 | PWM3 interrupt control bit. | | | | | | 0: Disable PWM3 interrupt function. | | | | | | 1: Enable PWM3 interrupt function. | | 1 | EPWM2 | R/W | 0 | PWM2 interrupt control bit | | | | | | 0: Disable PWM2 interrupt function. | | | | | | 1: Enable PWM2 interrupt function. | | Else | Reserved | R | 0 | | | | | | | | ## IEN4 Register (0XD1) | Bit | Field | Туре | Initial | Description | |------|----------|------|---------|--------------------------------------| | 7 | EPWM1 | R/W | 0 | PWM1 interrupt control bit. | | | | | | 0 = Disable PWM1 interrupt function. | | | | | | 1 = Enable PWM1 interrupt function. | | 3 | PWM1F | R/W | 0 | PWM1 interrupt request flag. | | | | | | 0: None PWM1 interrupt request | | | | | | 1: PWM1 interrupt request. | | Else | Reserved | R | 0 | | ## **IRCON2** Register (0XBF) | Bit | Field | Туре | Initial | Description | |------|----------|------|---------|--------------------------------| | 1 | PWM3F | R/W | 0 | PWM3 interrupt request flag. | | | | | | 0: None PWM3 interrupt request | | | | | | 1: PWM3 interrupt request. | | 0 | PWM2F | R/W | 0 | PWM2 interrupt request flag. | | | | | | 0: None PWM2 interrupt request | | | | | | 1: PWM2 interrupt request. | | Else | Reserved | R | 0 | | | | | | | | #### 16.5 Sample Code The following sample code demonstrates how to perform PW1/PW2/PW3 with interrupt. ``` 1 #define PW1Inv0 (1 << 3) //PWM10 output inverse 2 #define PW1Inv1 (1 << 4) //PWM11 output inverse 3 #define PW1CMP0Tri (1 << 2) //PW1 output Control by Comparator 0 trigger 4 #define PW1CMP1Tri (1 << 3) //PW1 output Control by Comparator 1 trigger 5 #define PW1OnePu (1 << 0) //Enable PW1 pulse output function 6 #define PWM10En (1 << 1) //Enable PWM10 output function 7 #define PWM11En (1 << 2) //Enable PWM11 output function 8 #define PW1En (1 << 5) //Enable PWM1 function 8 #define PW1En (1 << 5) //Enable PWM1 function 9 10 #define PW2Inv0 (1 << 3) //PWM20 output inverse 11 #define PW2Inv1 (1 << 4) //PWM21 output inverse 12 #define PW2CMP0Tri (1 << 4) //PW2 output Control by Comparator 0 trigger 13 \#define PW2CMP1Tri (1 << 5) //PW2 output Control by Comparator 1 trigger 14 #define PW2OnePu (1 << 0) //Enable PW2 pulse output function 15 #define PWM20En (1 << 1) //Enable PWM20 output function 16 #define PWM21En (1 << 2) //Enable PWM21 output function (1 << 6) //Enable PWM2 function 17 #define PW2En 18 19 #define PW3Inv0 (1 << 3) //PWM30 output inverse 20 #define PW3Inv1 (1 << 4) //PWM31 output inverse (1 << 4) //PWM31 output inverse 21 \#define PW3CMP0Tri (1 << 6) //PW3 output Control by Comparator 0 trigger 22 #define PW3CMP1Tri (1 << 7) //PW3 output Control by Comparator 1 trigger 23 \#define PW3OnePu (1 << 0) //Enable PW3 pulse output function 24 #define PWM30En (1 << 1) //Enable PWM30 output function 25 #define PWM31En (1 << 2) //Enable PWM31 output function 26 #define PW3En (1 << 7) //Enable PWM3 function 27 28 29 void InitPWM(void) 30 { // PWM1 Initial 31 PW1YH = 0x80; 32 PW1YL = 0x00; 33 34 PW1DH = 0x40; 35 PW1DL = 0x00; 36 PW1BH = 0x60; PW1BL = 0x00; 37 38 PW1A = 0 \times 80; 39 40 // PWM1 clock = Fosc/32, PW10/11 channel enable PW1M = 0x40 \mid PWM10En \mid PWM11En; 41 42 // PWM2 Initial 43 44 PW2YH = 0x00; 45 PW2YL = 0x80; PW2DH = 0x00; 46 PW2DL = 0x40; 47 48 PW2BH = 0x00; 49 PW2BL = 0x60; 50 PW2A = 0x20; 51 52 // PWM2 clock = Fosc/128, PW20/21 channel enable with inverse 53 PW2M = 0x00 \mid PW2Inv0 \mid PW2Inv1 \mid PWM20En \mid PWM21En; ``` ``` 54 55 // PWM3 Initial 56 PW3YH = 0xF0; 57 PW3YL = 0xF0; 58 PW3DH = 0x80; 59 PW3DL = 0x80; 60 PW3BH = 0x40; 61 PW3BL = 0x40; 62 PW3A = 0xF0; 63 64 // PWM3 clock = Fosc/1, PW30/31 channel enable with one pulse 65 PW3M = 0 \times E0 | PWM30En | PWM31En | PW30nePu; 66 67 // PW1/PW2/PW3 enable 68 P1OC |= PW3En | PW2En | PW1En; 69 70 // Enable PWM1 interrupt 71 IEN4 \mid = 0 \times 80; 72 73 // Enable PWM2/PWM3 interrupt 74 IEN2 |= 0 \times 06; 75 76 // Enable total interrupt 77 IENO |= 0x80; 78 79 P0 = 0x00; 80 POM = 0x07; 81 } 82 83 void PW1Interrupt(void) interrupt ISRPwm1 //0x83 84 { //PWM1F clear by software if ((IEN4 & 0 \times 08) == 0 \times 08) { 85 IEN4 &= 0xF7; //Clear PWM1F 86 87 P00 = \sim P00; 88 } 89 } 90 91 void PW2Interrupt(void) interrupt ISRPwm2 //0x8B 92 { //PWM2F clear by software 93 if ((IRCON2 & 0 \times 01) == 0 \times 01) { 94 IRCON2 &= 0xFE; //Clear PWM2F 95 P01 = \sim P01; 96 } 97 } 98 99 void PW3Interrupt(void) interrupt ISRPwm3 //0x93 100 { //PWM3F clear by software 101 if ((IRCON2 & 0 \times 02) == 0 \times 02) { IRCON2 &= 0xFD; //Clear PWM3F P02 = \sim P02; 103 104 } 105 } ``` #### 17 Comparator The microcontroller builds in two comparator functions. When the positive input voltage is greater than the negative input voltage, the comparator output is high. When the positive input voltage is smaller than the negative input voltage, the comparator output is low. Comparator positive voltage is from internal 2V/3V/4V or CMnP. There is a programmable direction function to decide comparator trigger edge for indicator function. The comparator has flag indicator, interrupt function and IDLE Mode weak-up function for different application. ### 17.1 Configurations of Operation The Comparator pins are shared with GPIO controlled by CMnEN bit. When CMnEN=1, CMnN/CMnP pin is enabled connected to Comparator negative terminal. CMnOEN controls Comparator output connected to GPIO or not. When CMnOEN=1, Comparator output terminal is connected to GPIO pins and isolate GPIO function. The internal reference has three steps including 2V/3V/4V controlled by CMnS[1:0] bits. Comparator pins configuration table is as following. | Comparator | CMnEN | Comparator<br>Negative | Con | • | r Positiv<br>S[1:0]) | Comparator Output Pin (CMnOEN) | | | |------------|---------|-------------------------------------------------|-----------------------------------------------|----|----------------------|--------------------------------|------|------| | NO. | | Pin | 00 | 01 | 10 | 11 | 0 | 1 | | CNADO | CM0EN=0 | All pins are GPIO mode. Comparator is disabled. | | | | | | | | CMP0 | CM0EN=1 | CMON | 2V | 3V | 4V | СМОР | GPIO | CM0O | | CMD1 | CM1EN=0 | Al | l pins are GPIO mode. Comparator is disabled. | | | | | | | CMP1 | CM1EN=1 | CM1N | 2V | 3V | 4V | CM1P | GPIO | CM1O | #### 17.2 Comparator Output Function The comparator output signal is the source of comparator output function. The comparator output function includes: CMnOUT output flag: The comparator output signal is connected to CMnOUT flag directly. CMnOUT bit responses comparator status immediately. Program reads comparator status from CMnOUT bit. Comparator extern pin output function: The comparator output status can output to CMnO pin controlled by CMnOEN bit. When CMnOEN=0, the comparator output pin is GPIO mode. If CMnOEN=1, CMnO pin outputs comparator output status and isolates GPIO mode. Comparator edge trigger and interrupt function: The comparator builds in interrupt function, and the trigger edge is programmable. CMnG[1:0] bit controls comparator trigger edge. When the edge trigger condition occurs, CMPnF will be set automatically. To clear CMPnF bit must be through program. If CMnEN=1, program counter will be pointed to interrupt vector to execute interrupt service routine as CMPnF is setting. When the trigger edge direction is equal to interrupt trigger condition, the system will execute interrupt operation immediately. Comparator IDLE Mode Wake-up function: The comparator's wake-up function only support IDLE Mode (interrupt needs enable), not STOP Mode. If the trigger edge condition (comparator output status exchanging) is found, the system will be wake-up from IDLE Mode. Because in interrupt trigger condition, the CMPnF is set as "1". Of course the interrupt routine is executed if the interrupt function enabled. #### 17.3 PWM Output Control The results of comparator can be used to control PWM outputs. User can select the appropriate control mode through CMPT register. The following table lists these types of control methods. | CMnT[1:0] | PWM Synchronous Trigger Operation | |-----------|-------------------------------------------------| | 00 | CMPn with PWM output is not related. | | 01 | CMPnF = 1 → PWM stop | | 10 | CMnP > CMnN (Rising edge trigger) → PWM output | | 10 | CMnP < CMnN (Falling edge trigger) → PWM stop | | 11 | CMnP < CMnN (Falling edge trigger) → PWM output | | 11 | CMnP > CMnN (rising edge trigger) → PWM stop | The comparator can control those PWM outputs, depending PWnCM\* bits set. See detailed description of PWM section. OPM register bit 7 – 2: PW3CM1, PW3CM0, PW2CM0, PW2CM1, PW1CM1, PW1CM0. ## 17.4 Comparator Registers | Register | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |----------|--------|--------|--------|--------|--------|--------|--------|--------| | СМРОМ | CM0EN | - | CM0S1 | CM0S0 | CM00EN | CM0OUT | CM0G1 | CM0G0 | | CMP1M | CM1EN | - | CM1S1 | CM1S0 | CM10EN | CM10UT | CM1G1 | CM1G0 | | CMPT | - | - | - | - | CM1T1 | CM1T0 | CM0T1 | СМОТО | | P3CON | P3CON7 | P3CON6 | P3CON5 | P3CON4 | P3CON3 | P3CON2 | P3CON1 | P3CON0 | | P2CON | P2CON7 | P2CON6 | P2CON5 | P2CON4 | - | - | - | - | | IEN2 | - | - | ECMP1 | ECMP0 | EADC | EPWM3 | EPWM2 | - | | IRCON2 | - | - | - | CMP1F | CMP0F | ADCF | PWM3F | PWM2F | ### CMPOM Register (0x9C) | Bit | Field | Type | Initial | Description | |-----|-----------|------|---------|------------------------------------------------------| | 7 | CM0EN | R/W | 0 | Comparator 0 control bit. | | | | | | 0: Disable. CM0P/CM0N pins are GPIO mode. | | | | | | 1: Enable. CM0P/CM0N pins are CMP input pins. | | 54 | CM0S[1:0] | R/W | 00 | CMP0 positive input voltage control bit. | | | | | | 00: 2.0V | | | | | | 01: 3.0V | | | | | | 10: 4.0V | | | | | | 11: CM0P | | 3 | CM00EN | R/W | 0 | Comparator 0 output pin control bit. | | | | | | 0: Disable. CM00 is GPIO mode. | | | | | | 1: Enable. CM0O is comparator output pin and isolate | | | | | | GPIO function. | | 2 | CM0OUT | R | 0 | Comparator 0 output flag bit. | | | | | | 0: CMOP voltage is less than CMON voltage. | | | | | | 1: CMOP voltage is larger than CMON voltage. | | 10 | CM0G[1:0] | R/W | 00 | Comparator interrupt trigger direction control bit. | | | | | | 00: Reserved. | | | | | | 01: Rising edge trigger. CM0P > CM0N. | | | | | | 10: Falling edge trigger. CMOP < CMON. | | | | | | 11: Both rising and falling edge trigger | ## CMP1M Register (0x9D) | Bit | Field | Type | Initial | Description | |-----|-----------|------|---------|--------------------------------------------------------| | 7 | CM1EN | R/W | 0 | Comparator 1 control bit. | | | | | | 0: Disable. CM1P/CM1N pins are GPIO mode. | | | | | | 1: Enable. CM1P/CM1N pins are CMP input pins. | | 54 | CM1S[1:0] | R/W | 00 | CMP1 positive input voltage control bit. | | | | | | 00: 2.0V | | | | | | 01: 3.0V | | | | | | 10: 4.0V | | | | | | 11: CM1P | | 3 | CM10EN | R/W | 0 | Comparator 1 output pin control bit. | | | | | | 0: Disable. CM10 is GPIO mode. | | | | | | 1: Enable. CM10 is comparator output pin and isolate | | | | | | GPIO function. | | 2 | CM10UT | R | 0 | Comparator 1 output flag bit. | | | | | | 0: CM1P voltage is less than CM1N voltage. | | | | | | 1: CM1P voltage is larger than CM1N voltage. | | 10 | CM1G[1:0] | R/W | 00 | Comparator interrupt trigger direction control bit. | | | | | | 00: Reserved. | | | | | | 01: Rising edge trigger. CM1P > CM1N. | | | | | | 10: Falling edge trigger. CM1P < CM1N. | | | | | | 11: Both rising and falling edge trigger (Level change | | | | | | trigger). | ### **CMPT Register (0xCE)** | Field | Туре | Initial | Description | |-----------|-----------|---------------|---------------------------------------------| | CM1T[1:0] | R/W | 00 | CMP1 with PWM trigger select bits. | | | | | 00: CMP1 with PWM output is not related. | | | | | 01: CMP1F = 1 → PWM stop | | | | | 10: CM1P > CM1N → PWM output; CM1P < CM1N → | | | | | PWM stop | | | | | 11: CM1P < CM1N → PWM output; CM1P > CM1N → | | | | | PWM stop | | CM0T[1:0] | R/W | 00 | CMPO with PWM trigger select bits. | | | | | 00: CMP0 with PWM output is not related. | | | | | 01: CMP0F = 1 → PWM stop | | | | | 10: CM0P > CM0N → PWM output; CM0P < CM0N → | | | | | PWM stop | | | | | 11: CM0P < CM0N → PWM output; CM0P > CM0N → | | | | | PWM stop | | | CM1T[1:0] | CM1T[1:0] R/W | CM1T[1:0] R/W 00 | ### P3CON Register (0x9F) | Bit | Field | Туре | Initial | Description | |-----|------------|------|---------|------------------------------------------------------------| | 76 | P3CON[7:6] | R/W | 0x00 | P3 configuration control bit*. | | | | | | 0: P3 can be analog input pin (CMP input pin) or digital | | | | | | GPIO pin. | | | | | | 1: P3 is pure analog input pin and can't be a digital GPIO | | | | | | pin. | | 50 | | | | Refer to other chapter(s) | | | | | | | <sup>\*</sup> P3CON [7:6] will configure related Port3 pin as pure analog input pin to avoid current leakage. ### P2CON Register (0x9E) | | 2001 1108/3101 (0/02) | | | | |------|-----------------------|------|---------|--------------------------------------------------------------------| | Bit | Field | Туре | Initial | Description | | 65 | P2CON[6:5] | R/W | 0x0 | P2 configuration control bit*. | | | | | | 0: P2 can be analog input pin (CMP input pin) or digital GPIO pin. | | | | | | 1: P2 is pure analog input pin and can't be a digital GPIO pin. | | Else | | | | Refer to other chapter(s) | | | | | | | <sup>\*</sup> P2CON [6:5] will configure related Port2 pin as pure analog input pin to avoid current leakage. ## IEN2 Register (0x9A) | Bit | Field | Туре | Initial | Description | |------|-------|------|---------------------------------------|-------------------------------------| | 5 | ECMP1 | R/W | 0 | Comparator 1 interrupt control bit. | | | | | | 0: Disable CMP1 interrupt function. | | | | | | 1: Enable CMP1 interrupt function. | | 4 | ECMP0 | R/W | O Comparator 0 interrupt control bit. | | | | | | | 0: Disable CMP0 interrupt function. | | | | | | 1: Enable CMP0 interrupt function. | | Else | | | | Refer to other chapter(s) | ## IRCON2 Register (0xBF) | | | _ | | | |------|-------|------|----------------------------------------|--------------------------------------| | Bit | Field | Туре | Initial | Description | | 4 | CMP1F | R/W | 0 | Comparator 1 interrupt request flag. | | | | | | 0: None CMP1 interrupt request | | | | | | 1: CMP1 interrupt request. | | 3 | CMP0F | R/W | 0 Comparator 0 interrupt request flag. | | | | | | | 0: None CMP0 interrupt request. | | | | | | 1: CMP0 interrupt request. | | Else | | | | Refer to other chapter(s) | | | | | | | #### 17.5 Sample Code The following sample code demonstrates how to perform CMPO with interrupt. ``` 1 #define CM0LeChge (3 << 0) // CMOP > CMON or CMOP < CMON 2 #define CMONGreCMOP (2 << 0) // CMOP < CMON 3 #define CMOPGreCMON (1 << 0) // CMOP > CMON (1 << 3) // CMPO output pin enable 4 #define CMP00EN 5 #define CMP0Vin2V (0 << 4) // CMP0 positive Vin connect 2.0V 6 #define CMP0Vin3V (1 << 4) // CMP0 positive Vin connect 3.0V 7 #define CMP0Vin4V (2 << 4) // CMP0 positive Vin connect 4.0V 8 #define CMPOVINP (3 << 4) // CMPO positive Vin connect CMOP 9 #define CMPOEN (1 \ll 7) //enable CMP0 10 #define CM1LeChge (3 << 0) // CM1P > CM1N or CM1P < CM1N 11 #define CM1NGreCM1P (2 << 0) // CM1P < CM1N 12 #define CM1PGreCM1N (1 << 0) // CM1P > CM1N 13 \#define CMP10EN (1 << 3) // CMP1 output pin enable 14 #define CMP1Vin2V (0 << 4) // CMP1 positive Vin connect 2.0V 15 #define CMP1Vin3V (1 << 4) // CMP1 positive Vin connect 3.0V 16 #define CMP1Vin4V (2 << 4) // CMP1 positive Vin connect 4.0V 17 #define CMP1VINP (3 << 4) // CMP1 positive Vin connect CM1P 18 #define CMP1EN (1 << 7) //enable CMP1 19 20 void CMPInit(void) 21 { 22 P1 = 0x00; 23 P1M = 0xC0; 24 // set CMP0 & CMP1 pins' mode at pure analog pin 25 P3CON \mid = 0xC0; //P36/P37 26 P2CON \mid = 0 \times 60; //P26/P25 27 // configure CMPO positive Vin = 4.0V and interrupt trigger = CMOP > CMON // enable CMPO and output pin 28 29 CMPOM = CMPOEN | CMPOVin4V | CMPOOEN | CMOPGreCMON; 30 // configure CMP1 positive Vin = CM1P and interrupt trigger = CM1P < CM1N 31 // enable CMP1 and output pin 32 CMP1M = CMP1EN | CMP1VINP | CMP1OEN | CM1NGreCM1P; 33 34 // enable CMP0 & CMP1 interrupt 35 IEN2 | = 0 \times 30; 36 IENO |= 0x80; //enable global interrupt 37 } 38 39 void CMP0Interrupt(void) interrupt ISRCmp0 //0xA3 40 { 41 if ((IRCON2 \& 0x08) == 0x08) { P16 = \sim P16; 42 43 IRCON2 &= 0xF7; //Clear CMP0F 44 45 } 46 void CMP1Interrupt(void) interrupt ISRCmp1 //0xAB 47 { 48 if ((IRCON2 & 0 \times 10) == 0 \times 10) { 49 P17 = \sim P17; 50 IRCON2 &= 0xEF; //Clear CMP1F 51 52 } ``` #### **18 OPA** The microcontroller builds in two operational amplifiers (OPO and OP1). The OP-Amp power range is VSS – VDD. OP-Amp input signal and output voltage are within the voltage range. The OP-Amp output pin is programmable to connect with ADC input channel for voltage measurement. #### 18.1 Configurations of Operation The OP-AMP pins are shared with GPIO controlled by OP0EN/OP1EN bit. When OPEN=0, OP AMP pins are GPIO mode. When OPEN=1, GPIO pins switch to OP-AMP and isolate GPIO path. OP-AMP pins selection table is as following. | OP-AMP NO. | OPnEN | OP Positive Pin | OP Negative Pin | OP Output Pin | |------------|-----------|-----------------|-------------------------|---------------| | ODO | OP0EN = 0 | P | All pins are GPIO mode. | | | OP0 | OP0EN = 1 | OPOP (Vin+) | OPON (Vin-) | OP0O (Vout) | | 0.01 | OP1EN = 0 | P | All pins are GPIO mode. | | | OP1 | OP1EN = 1 | OPOP (Vin+) | OPON (Vin-) | OP0O (Vout) | OPO/OP1 output pins are also connected to ADC internal AIN12 and AIN13 channel => CHS[4:0]. See detailed description of ADC section. ### 18.2 OPA Registers | Registe<br>r | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |--------------|------------|------------|------------|------------|------------|------------|------------|------------| | ОРМ | PW3CM<br>1 | PW3CM<br>0 | PW2CM<br>1 | PW2CM<br>0 | PW1CM<br>1 | PW1CM<br>0 | OP1EN | OP0EN | | P3CON | P3CON7 | P3CON6 | P3CON5 | P3CON4 | P3CON3 | P3CON2 | P3CON<br>1 | P3CON<br>0 | ### OPM Register (0x9B) | Bit | Field | Туре | Initial | Description | |-----|-------|------|---------|---------------------------------------------------| | 72 | | | | Refer to other chapter(s) | | 1 | OP1EN | R/W | 0 | OP-Amp 1 enable bit. | | | | | | 0: Disable. OP-Amp 1 disable, OP1O/OP1P/OP1N pins | | | | | | are GPIO mode. | | | | | | 1: Enable. OP-Amp 1 enables, OP1O/OP1P/OP1N pins | | | | | | are OP-Amp 1 input and output pins. | | 0 | OP0EN | R/W | 0 | OP-Amp 0 enable bit. | | | | | | 0: Disable. OP-Amp 0 disable, OP0O/OP0P/OP0N pins | | | | | | are GPIO mode. | | | | | | 1: Enable. OP-Amp 0 enables, OPOO/OPOP/OPON pins | | | | | | are OP-Amp 0 input and output pins. | | | | | | | ### P3CON Register (0x9F) | Bit Field Type Initial Description 76 Refer to other chapter(s) 50 P3CON[5:0] R/W 0x00 P3 configuration control bit*. | | |-------------------------------------------------------------------------------------------------------------------------|---------| | 50 P3CON[5:0] R/W 0x00 P3 configuration control bit*. | | | | | | O. D. san ha analas innut sin (OD innut sin) and | | | 0: P3 can be analog input pin (OP input pin) or d | gital | | GPIO pin. | | | 1: P3 is pure analog input pin and can't be a digit | al GPIO | | pin. | | <sup>\*</sup> P3CON [7:0] will configure related Port3 pin as pure analog input pin to avoid current leakage. ### 18.3 Sample Code The following sample code demonstrates how to perform OPO. ``` 1 #define OPOEN (1 << 0) 2 #define OP1EN (1 << 1) 4 void OPOEn(void) 5 { 6 // set OPO pins' mode at pure analog pin 7 P3CON = 0x07; 8 9 // enable OPO 10 OPM |= OP0EN; 11 } 12 13 void OP1En(void) 14 { 15 // set OP1 pins' mode at pure analog pin 16 P3CON = 0x38; 17 18 // enable OP1 19 OPM \mid = OP1EN; 20 } ``` #### **19 ADC** The analog to digital converter (ADC) is SAR structure with 12-input sources and up to 4096-step resolution to transfer analog signal into 12-bits digital buffers. The ADC builds in 12-channel input source to measure 12 different analog signal sources. The ADC resolution is 12-bit. The ADC has four clock rates to decide ADC converting rate. The ADC reference high voltage includes 5 sources. Four internal power source including VDD, 4V, 3V and 2V. The other one is external reference voltage input pin from AVREFH pin. The ADC reference low voltage includes 2 sources controlled by VREFH register. One is internal VSS and the other one is external reference voltage input pin from AVREFL. The ADC builds in P2CON/P3CON/P4CON/P5CON registers to set pure analog input pin. After setup ADENB and ADS bits, the ADC starts to convert analog signal to digital data. Besides ADS bit can start to convert analog signal, PW1EN/ PW2EN/ PW3EN also have convert analog signal ADC function. ADC can work in idle mode. After ADC operating, the system would be waked up from green mode to normal mode if interrupt enable. #### 19.1 Configurations of Operation These configurations must be setup completely before starting ADC converting. ADC is configured using the following steps: - 1. Choose and enable the start of conversion ADC input channel. (By CHS[4:0] bits and GCHS bit) - 2. The GPIO mode of ADC input channel must be set as input mode. (By PnM register) - 3. The internal pull-up resistor of ADC input channel must be disabled. (By PnUR register) - 4. The configuration control bit of ADC input channel must be set. (By PnCON register) - 5. Choose ADC high reference voltage and low reference Voltage. (By VREFH register) - 6. Choose ADC Clock Rate. (By ADCKS[1:0] bits) - 7. After setup ADENB bits, the ADC ready to convert analog signal to digital data. When ADC IP is enabled by ADENB bit, it is necessary to make an ADC start-up by program. Writing a 1 to the ADS bit of register ADM. After setup ADENB and ADS bits, the ADC starts to convert analog signal to digital data. The ADS bit is reset to logic 0 when the conversion is complete. When the conversion is complete, the ADC circuit will set EOC and ADCF bits to "1" and the digital data outputs in ADB and ADR registers. If ADC interrupt function is enabled (EADC = 1), the ADC interrupt request occurs and executes interrupt service routine when ADCF is "1" after ADC converting. Clear ADCF by hardware automatically in interrupt procedure. Note that when ADPWS bit is "1", if PWM enable trigger be used as the conversion source, the ADC will continuous conversions until PWM is disabled. #### 19.2 ADC input channel The ADC builds in 12-channel input source (AINO – AIN11) to measure 12 different analog signal sources controlled by CHS[4:0] and GCHS bits. AIN12, AIN13 channels are OPO and OP1-Amp output terminal. The AIN14 is internal 2V or 3V or 4V input channel. There is no any input pin from outside. In this time ADC reference voltage must be internal VDD and External voltage, not internal 2V or 3V or 4V. AIN14 can be a good battery detector for battery system. To select appropriate internal AVREFH level and compare value, a high performance and cheaper low battery detector is built in the system. | CHS[4:0] | Channel | Pin name | Remark | |---------------|---------|-------------------------|--------------------------| | 00000 | AIN0 | P4.0 | - | | 00001 | AIN1 | P4.1 | - | | 00010 | AIN2 | P4.2 | - | | 00011 | AIN3 | P4.3 | - | | 00100 | AIN4 | P4.4 | - | | 00101 | AIN5 | P4.5 | - | | 00110 | AIN6 | P4.6 | - | | 00111 | AIN7 | P4.7 | - | | 01000 | AIN8 | P5.0 | - | | 01001 | AIN9 | P5.1 | - | | 01010 | AIN10 | P5.2 | - | | 01011 | AIN11 | P5.3 | - | | 01100 – 10111 | - | - | Reserved | | 11000 | AIN12 | OP0 | OP0-AMP output terminal | | 11001 | AIN13 | OP1 | OP1-AMP output terminal | | 11010 | AIN14 | Internal 2V or 3V or 4V | Battery detector channel | | 11011 – 11111 | _ | - | No connection | ### 19.2.1 Pin Configuration ADC input channels are shared with Port2, Port3, Port4 and Port5. ADC channel selection is through CHS[4:0] bit. Only one pin of Port2, Port3, Port4 and Port5 can be configured as ADC input in the same time. The pins of Port2, Port3, Port4 and Port5 configured as ADC input channel must be set input mode, disable internal pull-up and enable P2CON/P3CON/P4CON/P5CON first by program. After selecting ADC input channel through CHS[4:0], set GCHS bit as "1" to enable ADC channel function. ADC input pins are shared with digital I/O pins. Connect an analog signal to CMOS digital input pin, especially, the analog signal level is about 1/2 VDD will cause extra current leakage. In the power down mode, the above leakage current will be a big problem. Unfortunately, if users connect more than one analog input signal to Port2, Port3, Port4 or Port5 will encounter above current leakage situation. Write "1" into PnCON register will configure related pin as pure analog input pin to avoid current leakage. Note that When ADC pin is general I/O mode, the bit of P2CON, P3CON, P4CON and P5CON must be set to "0", or the digital I/O signal would be isolated. ### 19.3 Reference Voltage The ADC builds in five high reference voltage source controlled through VREFH register. There are one external voltage source and four internal voltage source (VDD, 4V, 3V, 2V). When EVHENB bit is "1", ADC reference voltage is external voltage source from AVREFH/P5.4. In the condition, P5.4 GPIO mode must be set as input mode and disable internal pull-up resistor. The ADC reference low voltage includes two sources controlled by EVLENB bit. One is internal VSS (EVLENB =0), and the other one is external reference voltage input pin from AVREFL/P5.5 (EVLENB=1). When the P5.5 be ADC external low reference voltage input pin, P5.5 GPIO mode must be set as input mode and disable internal pull-up resistor. If EVHENB bit is "0", ADC reference high voltage is from internal voltage source selected by VHS[1:0] bits. If VHS[1:0] is "11", ADC reference high voltage is VDD. If VHS[1:0] is "10", ADC reference high voltage is 4V. If VHS[1:0] is "01", ADC reference high voltage is 3V. If VHS[1:0] is "00", ADC reference high voltage is 2V. The limitation of internal high reference voltage application is VDD can't below each of internal high voltage level, or the level is equal to VDD. If AIN14 channel is selected as internal 2V or 3V or 4V input channel. There is no any input pin from outside. In this time ADC high reference voltage must be internal VDD or External voltage, not internal 2V/3V/4V. #### 19.3.1 Signal Format ADC sampling voltage range is limited by high/low reference voltage. The ADC low reference voltage includes internal VSS and external reference voltage source from P5.5/AVREFL controlled by EVLENB bit. The ADC high reference voltage includes internal VDD/4V/3V/2V and external reference voltage source from P5.4/AVREFH pin controlled by EVHENB bit. ADC reference voltage range limitation is "(ADC high reference voltage - low reference voltage) ≥ 2V". So ADC high reference voltage range is AVREFL+2V to VDD. The range is ADC external high reference voltage range. ADC low reference voltage range is VSS to AVREFH-2V. The range is ADC external high reference voltage range. - ADC Internal Low Reference Voltage = 0V. (EVLENB=0) - ADC External Low Reference Voltage = VSS to AVREFH-2V. (EVLENB=1) - ADC Internal High Reference Voltage = VDD/4V/3V/2V. (EVHENB=0) - ADC External High Reference Voltage = AVREFL+2V to VDD. (EVHENB=1) ADC sampled input signal voltage must be from ADC low reference voltage to ADC high reference. If the ADC input signal voltage is over the range, the ADC converting result is error (full scale or zero). ADC Low Reference Voltage ≤ ADC Sampled Input Voltage ≤ ADC High Reference Voltage #### 19.4 Converting Time The ADC converting time is from ADS=1 (Start to ADC convert) to EOC=1 (End of ADC convert). The converting time duration is depend on ADC clock rate. 12-bit ADC's converting time is 1/ (ADC clock /4)\*16 sec. ADC clock source is fosc and includes fosc/1, fosc/2, fosc/8 and fosc/16 controlled by ADCKS[1:0] bits. The ADC converting time affects ADC performance. If input high rate analog signal, it is necessary to select a high ADC converting rate. If the ADC converting time is slower than analog signal variation rate, the ADC result would be error. So to select a correct ADC clock rate to decide a right ADC converting rate is very important. 12 bits ADC conversion time = $$\frac{16}{ADC \text{ clock rate/4}}$$ | | ADC | fosc = 16M | Hz | fosc = 32MHz | | | |------------|---------------|-----------------------------|-----------------|-----------------------------|-----------------|--| | ADCKS[1:0] | clock<br>rate | Converting time | Converting rate | Converting time | Converting rate | | | 00 | fosc/16 | 1/(16MHz/16/4)*16<br>= 64us | 15.625kHz | 1/(32MHz/16/4)*16<br>= 32us | 31.25kHz | | | 01 | fosc/8 | 1/(16MHz/8/4)*16<br>= 32us | 31.25kHz | 1/(32MHz/8/4)*16<br>= 16us | 62.5kHz | | | 10 | fosc | 1/(16MHz/4)*16<br>= 4us | | 1/(32MHz/4)*16<br>= 2us | 500kHz | | | 11 | fosc/2 | 1/(16MHz/2/4)*16<br>= 8us | 125kHz | 1/(32MHz/2/4)*16<br>= 4us | 250kHz | | #### 19.5 Data Buffer ADC data buffer is 12-bit length to store ADC converter result. The high byte is ADB register, and the low-nibble is ADR[3:0] bits. The ADB register is only 8-bit register including bit 4 – bit 11 ADC data. To combine ADB register and the low-nibble of ADR will get full 12-bit ADC data buffer. The ADC data buffer is a read-only register and the initial status is unknown after system reset. Table 19-1 The AIN input voltage vs. ADB output data | AIN n | ADB11 | ADB10 | ADB9 | ADB8 | ADB7 | ADB6 | ADB5 | ADB4 | ADB3 | ADB2 | ADB1 | ADB0 | |-----------------|-------|-------|------|------|------|------|------|------|------|------|------|------| | 0/4096*VREFH | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 1/4096*VREFH | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 4094/4096*VREFH | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | | 4095/4096*VREFH | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | # 19.6 ADC Registers | Register | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |----------|--------|--------|--------|--------|--------|--------|--------|--------| | ADM | ADENB | ADS | EOC | CHS4 | CHS3 | CHS2 | CHS1 | CHS0 | | ADB | ADB11 | ADB10 | ADB9 | ADB8 | ADB7 | ADB6 | ADB5 | ADB4 | | ADR | - | GCHS | ADCKS1 | ADCKS0 | ADB3 | ADB2 | ADB1 | ADB0 | | VREFH | EVHENB | EVLENB | - | ADPWS | - | VHS2 | VHS1 | VHS0 | | P5CON | - | - | P5CON5 | P5CON4 | P5CON3 | P5CON2 | P5CON1 | P5CON0 | | P4CON | P4CON7 | P4CON6 | P4CON5 | P4CON4 | P4CON3 | P4CON2 | P4CON1 | P4CON0 | | P3CON | P3CON7 | P3CON6 | P3CON5 | P3CON4 | P3CON3 | P3CON2 | P3CON1 | P3CON0 | | P2CON | P2CON7 | P2CON6 | P2CON5 | P2CON4 | - | - | - | - | | IEN2 | - | - | ECMP1 | ECMP0 | EADC | EPWM3 | EPWM2 | - | | IRCON2 | - | - | - | CMP1F | CMP0F | ADCF | PWM3F | PWM2F | ### ADM Register (0xD2) | Bit | Field | Туре | Initial | Description | |-----|----------|------|---------|---------------------------------------------------------| | 7 | ADENB | R/W | 0 | ADC control bit. In stop mode, disable ADC to reduce | | | | | | power consumption. | | | | | | 0: Disable | | | | | | 1: Enable | | 6 | ADS | R/W | 0 | ADC conversion control | | | | | | Write 1: Start ADC conversion (automatically cleared by | | | | | | the end of conversion) | | 5 | EOC | R/W | 0 | ADC status bit. | | | | | | 0: ADC progressing | | | | | | 1: End of conversion (automatically set by hardware; | | | | | | manually cleared by firmware) | | 40 | CHS[4:0] | R/W | 0x00 | ADC input channel select bit. | | | | | | 00000: AIN0, 00001: AIN1, | | | | | | 00010: AIN2, 00011: AIN3, | | | | | | 00100: AIN4, 00101: AIN5, | | | | | | 00110: AIN6, 00111: AIN7, | | | | | | 01000: AIN8, 01001: AIN9, | | | | | | 01010: AIN10, 01011: AIN11, | | | | | | 11000: AIN12*(1), 11001: AIN13*(2), | | | | | | 11010: AIN14*(3), others: Reserved. | <sup>\*(1)</sup> AIN12 channel is OP0-Amp output terminal. <sup>\*(2)</sup> AIN13 channel is OP1-Amp output terminal. <sup>\*(3)</sup> The AIN14 is internal 2V or 3V or 4V input channel. There is no any input pin from outside. In this time ADC reference voltage must be internal VDD and External voltage, not internal 2V or 3V or 4V. ### ADB Register (0xD3) | Bit | Field | Туре | Initial | Description | |-----|-----------|------|---------|-------------------------------------------------------| | 70 | ADB[11:4] | R | - | ADC Result Bit [11:4]* in 12-bit ADC resolution mode. | <sup>\*</sup> ADC data buffer is 12-bit length to store ADC converter result. The high byte is ADB register, and the low-nibble is ADR[3:0] bits. ### ADR Register (0xD4) | Bit | Field | Type | Initial | Description | |-----|------------|------|---------|------------------------------------------------------| | 6 | GCHS | R/W | 0 | ADC global channel select bit. | | | | | | 0: Disable AIN channel. | | | | | | 1: Enable AIN channel. | | 54 | ADCKS[1:0] | R/W | 00 | ADC's clock source select bit. | | | | | | 00 = fosc/16, 01 = fosc/8, 10 = fosc/1, 11 = fosc/2 | | 30 | ADB[3:0] | R | - | ADC Result Bit [3:0]* in 12-bit ADC resolution mode. | <sup>\*</sup> ADC data buffer is 12-bit length to store ADC converter result. The high byte is ADB register, and the low-nibble is ADR[3:0] bits. ## **VREFH Register (0xD5)** | Bit | Field | Type | Initial | Description | |-----|----------|------|---------|---------------------------------------------------------| | 7 | EVHENB | R/W | 0 | ADC internal reference high voltage control bit. | | | | | | 0: Enable ADC internal VREFH function. AVREFH/P5.4 | | | | | | pin is GPIO. | | | | | | 1: Disable ADC internal VREFH function. AVREFH/P5.4 | | | | | | pin is external AVREFH*(1) input pin. | | 6 | EVLENB | R/W | 0 | ADC internal reference low voltage control bit. | | | | | | 0: Enable ADC internal VREFL function. AVREFL/P5.5 pin | | | | | | is GPIO. | | | | | | 1: Disable ADC internal VREFL function. AVREFL/P5.5 pin | | | | | | is external AVREFL*(2) input pin. | | 4 | ADPWS | R/W | 0 | PWM trigger ADC start control bit. | | | | | | 0: Disable PWM trigger ADC start. | | | | | | 1: Enable PWM trigger ADC start. | | 20 | VHS[2:0] | R/W | 00 | ADC internal reference high voltage selects bits. *(3) | | | | | | 000: VREFH = 2.0V. | | | | | | 001: VREFH = 3.0V. | | | | | | 010: VREFH = 4.0V. | | | | | | 011: VREFH = VDD. | | | | | | 100: VREFH = VDD and AIN14 = 2.0V. | | | | | | 101: VREFH = VDD and AIN14 = 3.0V. | | | | | | 110: VREFH = VDD and AIN14 = 4.0V. | | | | | | Others: Reserved. | <sup>\*(1)</sup> The AVREFH level must be between the VDD and AVREFL + 2.0V. <sup>\*(2)</sup> The AVREFL level must be between the VSS and AVREFH - 2.0V. <sup>\*(3)</sup> If AIN14 channel is selected as internal 2V or 3V or 4V input channel. There is no any input pin from outside. In this time ADC reference high voltage must be internal VDD or External voltage, not internal 2V/3V/4V. ## P5CON Register (0xD7) | Bit | Field | Туре | Initial | Description | |-----|------------|------|---------|------------------------------------------------------------| | 50 | P5CON[5:0] | R/W | 0x00 | P5 configuration control bit*. | | | | | | 0: P5 can be analog input pin (ADC input pin) or digital | | | | | | GPIO pin. | | | | | | 1: P5 is pure analog input pin and can't be a digital GPIO | | | | | | pin. | <sup>\*</sup> P5CON [5:0] will configure related Port5 pin as pure analog input pin to avoid current leakage. ## P4CON Register (0xD6) | | | • | | | |-----|------------|------|---------|------------------------------------------------------------| | Bit | Field | Туре | Initial | Description | | 70 | P4CON[7:0] | R/W | 0x00 | P4 configuration control bit*. | | | | | | 0: P4 can be analog input pin (ADC input pin) or digital | | | | | | GPIO pin. | | | | | | 1: P4 is pure analog input pin and can't be a digital GPIO | | | | | | pin. | <sup>\*</sup> P4CON [7:0] will configure related Port4 pin as pure analog input pin to avoid current leakage. ## P3CON Register (0x9F) | Bit | Field | Туре | Initial | Description | |-----|------------|------|---------|------------------------------------------------------------| | 70 | P3CON[7:0] | R/W | 0x00 | P3 configuration control bit*. | | | | | | 0: P3 can be analog input pin (ADC input pin) or digital | | | | | | GPIO pin. | | | | | | 1: P3 is pure analog input pin and can't be a digital GPIO | | | | | | pin. | <sup>\*</sup> P3CON [7:0] will configure related Port3 pin as pure analog input pin to avoid current leakage. ## P2CON Register (0x9E) | Bit | Field | Туре | Initial | Description | |-----|------------|------|---------|------------------------------------------------------------| | 74 | P2CON[7:4] | R/W | 0x0 | P2 configuration control bit*. | | | | | | 0: P2 can be analog input pin (ADC input pin) or digital | | | | | | GPIO pin. | | | | | | 1: P2 is pure analog input pin and can't be a digital GPIO | | | | | | pin. | <sup>\*</sup> P2CON [7:4] will configure related Port2 pin as pure analog input pin to avoid current leakage. ## IEN2 Register (0x9A) | Bit | Field | Туре | Initial | Description | |------|-------|------|---------|------------------------------------| | 3 | EADC | R/W | 0 | ADC interrupt control bit. | | | | | | 0: Disable ADC interrupt function. | | | | | | 1: Enable ADC interrupt function. | | Else | | | | Refer to other chapter(s) | ## IRCON2 Register (0xBF) | Bit | Field | Type | Initial | Description | |------|-------|------|-------------------------------|---------------------------------| | 2 | ADCF | R/W | 0 ADC interrupt request flag. | | | | | | | 0 = None ADC interrupt request. | | | | | | 1 = ADC interrupt request. | | Else | | | | Refer to other chapter(s) | | | | | | | #### 19.7 Sample Code The following sample code demonstrates how to perform ADC to convert AIN5 with interrupt. ``` 1 #define ADCAIN14_VDD (3 << 0) //AIN14 = VDD 2 #define ADCAIN14_4V (2 << 0) //AIN14 = 4.0V 3 #define ADCAIN14_3V (1 << 0) //AIN14 = 3.0V 4 #define ADCAIN14_2V (0 << 0) //AIN14 = 2.0V #define ADCINRefVDD (1 << 2) //internal reference from VDD #define ADCExLowRef (1 << 6) //low reference from AVREFL/P5.5 7 #define ADCExHighRef (1 << 7) //high reference from AVREFH/P5.4 8 #define ADCSpeedDiv16 (0 << 4) //ADC clock = fosc/16 9 #define ADCSpeedDiv8 (1 << 4) //ADC clock = fosc/8 10 #define ADCSpeedDiv1 (2 << 4) //ADC clock = fosc/1 11 #define ADCSpeedDiv2 (3 << 4) //ADC clock = fosc/2 12 #define ADCChannelEn (1 << 6) //enable ADC channel 13 #define SelAIN5 (5 << 0) //select ADC channel 5 (1 << 6) //start ADC conversion 14 #define ADCStart 15 #define ADCISREn (1 << 7) //enable ADC 16 #define EADC (1 << 3) //enable ADC interrupt 17 #define ClearEOC 0xDF; 18 19 unsigned int ADCBuffer; // data buffer 20 21 void ADCInit(void) 22 { 23 P1 = 0x00; 24 P1M = 0 \times 80; 25 26 // set AIN5 pin's mode at pure analog pin 27 P4CON = 0x20; //AIN5/P45 28 P4M &= 0 \times DF; //input mode 29 //disable pull-high P4UR \&= 0 \times DF; 30 // configure ADC channel and enable ADC. 31 32 ADM = ADCEn | SelAIN5; 33 34 // enable channel and select conversion speed 35 ADR = ADCChannelEn | ADCSpeedDiv1; 36 37 // configure reference voltage 38 VREFH = ADCExLowRef | ADCInRefVDD; 39 40 // set external low reference pin's mode at pure analog pin 41 P5CON |= 0x20; //AVREFL/P55 42 P5M &= 0xDF; //input mode 43 P5UR &= 0xDF; //disable pull-high 44 // enable global interrupt 45 46 IEN0 |= 0x80; 47 48 //enable ADC interrupt 49 IEN2 \mid = EADC; 50 51 // start ADC conversion 52 ADM |= ADCStart; 53 } ``` ``` 54 55 void ADCInterrupt(void) interrupt ISRAdc 56 { 57 if ((IRCON2 & 0x04) == 0x04) { 58 P17 = \sim P17; 59 IRCON2 &= 0xFB; //Clear ADCF 60 ADCBuffer = (ADB << 4) + (ADR & 0 \times 0 F); 61 ADM &= ClearEOC; 62 ADM |= ADCStart; } 63 64 } ``` #### **20 UART** The UART provides a flexible full-duplex synchronous/asynchronous receiver/transmitter. The serial interface provides an up to 0.25MHz flexible full-duplex transmission. It can operate in four modes (one synchronous and three asynchronous). Mode0 is a shift register mode and operates as synchronous transmitter/receiver. In Mode1-Mode3 the UART operates as asynchronous transmitter/receiver with 8-bit or 9-bit data. The transfer format has start bit, 8-bit/ 9-bit data and stop bit. Transmission is started by writing to the SOBUF register. After reception, input data are available after completion of the reception in the SOBUF register. TB80/RB80 bit can be used as the 9th bit for transmission and reception in 9-bit UART mode. Programmable baud rate supports different speed peripheral devices. The UART features include the following: - Full-duplex, 2-wire synchronous/asynchronous data transfer. - Programmable baud rate. - 8-bit shift register: operates as synchronous transmitter/receiver - 8-bit / 9-bit UART: operates as asynchronous transmitter/receiver with 8 or 9-bit data bits and programmable baud rate. ## 20.1 UART Operation The UART UTX and URX pins are shared with GPIO. In synchronous mode, the UTX/URX shared pins must set output high by software. In asynchronous mode (8-bit/9-bit UART), the UTX shared pins must set output high and URX set input high by software. Thus, URX/UTX pins will transfers to UART purpose. When UART disables, the UART pins returns to GPIO last status. The UTX/URX pins also support open-drain structure. The open-drain option is controlled by PnOC bit. When PnOC=0, disable UTX/URX open-drain structure. When PnOC=1, enable UTX/URX open-drain structure. If enable open-drain structure, UTX/URX pin must set high level (IO mode control will be ignored) and need external pull-up resistor. The UART supports interrupt function. ESO is UARTO transfer interrupt function control bit. UART transmitter and receiver interrupt function is controlled by ESO. When ESO = 0, disable transmitter/receiver interrupt function. When ESO = 1, enable UART transmitter/ receiver interrupt function. UART transmitter and receiver interrupt function are share interrupt vector 0x0023. When UART interrupt function enable, the program counter points to interrupt vector to do UART interrupt service routine after UART operating. TIO/RIO is UARTO interrupt request flag, and also to be the UART operating status indicator when interrupt is disabled. TIO and RIO must clear by software. UART provides four operating mode (one synchronous and three asynchronous) controlled by SOCON register. These modes can be support in different baud rate and communication protocols. | SM0 | SM1 | Mode | Synchronization | Clock Rate | Start<br>Bit | Data<br>Bits | Stop<br>Bit | UART pins' mode and data | |-----|-----|------|-----------------|-----------------------------------------------|--------------|--------------|-------------|---------------------------------------------------------------------------------------------| | 0 | 0 | 0 | Synchronous | Fcpu/12 | x | 8 | x | UTX pin: P00M=1 and P00=1 URX pin: Transmitter: P01M=1 and P01=1 Receiver: P01M=0 and P01=1 | | 0 | 1 | 1 | Asynchronous | Baud rate<br>generator or T1<br>overflow rate | 1 | 8 | 1 | UTX pin: P00M=1 and P00=1 URX pin: P01M=0 | | 1 | 0 | 2 | Asynchronous | Fcpu/64 or Fcpu/32 | 1 | 9 | 1 | POTIVI-O | | 1 | 1 | 3 | Asynchronous | Baud rate<br>generator or T1<br>overflow rate | 1 | 9 | 1 | | ## 20.2 Mode 0: Synchronous 8-bit Receiver/Transmitter Mode0 is a shift register mode. It operates as synchronous transmitter/receiver. The UTX pin output shift clock for both transmit and receive condition. The URX pin is used to transmit and receive data. 8-bit data will be transmit and receive with LSB first. The baud rate is fcpu/12. Data transmission is started by writing data to S0BUF register. In the end of the 8th bit transmission, the TIO flag is set. Data reception is controlled by REN0 bit and clearing RIO bits. When REN0=1 and RIO is from 1 to 0, data transmission starts and the RIO flag is set at the end of the 8th bit reception. ### 20.3 Mode 1: 8-bit Receiver/Transmitter with Variable Baud Rate Mode1 supports an asynchronous 8-bit UART with variable baud rate. The transfer format includes 1 start bit, 8 data bits (LSB first) and 1 stop bit. Data is transmitted by UTX pin and received by URX pin. The baud rate clock source can be baud rate generator or T1 overflow controlled by BD bit. When BD=0, the baud rate clock source is from T1 overflow. When BD=1, the baud rate clock source is from baud rate generator controlled by SORELH and SORELL. Additionally, the baud rate can be doubled by SMOD bit. Data transmission is controlled by RENO bit. After transmission configuration, load transmitted data into SOBUF, and then UART starts to transmit the pocket. The TIO flag is set at the beginning of the stop bit. Data reception is controlled by RENO bit. When RENO=1, data reception function is enabled. Data reception starts by receiving the start bit for master terminal, URX detects the falling edge of start bit, and then the RIO flag is set in the middle of a stop bit. Until reception completion, input data is stored in SOBUF register and the stop bit is stored in RB80. ### 20.4 Mode 2: 9-bit Receiver/Transmitter with Fixed Baud Rate Mode2 supports an asynchronous 9-bit UART with fixed baud rate. The transfer format includes 1 start bit, 9 data bits (LSB first) and 1 stop bit. Data is transmitted by UTX pin and received by URX pin. The baud rate clock source is fixed to fcpu/64 or fcpu/32 and is controlled by SMOD bit. When SMOD=0, baud rate is fcpu/64. When SMOD=1, baud rate is fcpu/32. Data transmission is controlled by RENO bit. After transmission configuration, load transmitted data into SOBUF, and then UART starts to transmit the pocket. The 9th data bit is taken from TB80. The TIO flag is set at the beginning of the stop bit. Data reception is controlled by RENO bit. When RENO=1, data reception function is enabled. Data reception starts by receiving the start bit for master terminal, URX detects the falling edge of start bit, and then the RIO flag is set in the middle of a stop bit. Until reception completion, lower 8-bit input data is stored in SOBUF register and the 9th bit is stored in RB80. ### 20.5 Mode 3: 9-bit Receiver/Transmitter with Variable Baud Rate Mode3 supports an asynchronous 9-bit UART with variable baud rate. The transfer format includes 1 start bit, 9 data bits (LSB first) and 1 stop bit. Data is transmitted by UTX pin and received by URX pin. The different between Mode2 and Mode3 is baud rate selection. In the Mode3, the baud rate clock source can be baud rate generator or T1 overflow controlled by BD bit. When BD=0, the baud rate clock source is from T1 overflow. When BD=0, the baud rate clock source is from baud rate generator controlled by SORELH and SORELL. Additionally, the baud rate can be doubled by SMOD bit. Data transmission is controlled by RENO bit. After transmission configuration, load transmitted data into SOBUF, and then UART starts to transmit the pocket. The 9th data bit is taken from TB80. The TIO flag is set at the beginning of the stop bit. Data reception is controlled by RENO bit. When RENO=1, data reception function is enabled. Data reception starts by receiving the start bit for master terminal, URXO detects the falling edge of start bit, and then the RIO flag is set in the middle of a stop bit. Until reception completion, lower 8-bit input data is stored in SOBUF register and the 9th bit is stored in RB8O. ### 20.6 Multiprocessor Communication UART supports multiprocessor communication between a master device and one or more slaver device in Mode2 and Mode3 (9-bit UART). The master identifies correct slavers by using the 9th data bit. When the communication starts, the master transmits a specific address byte with the 9th bit is set "1" to selected slavers, and then transmits a data byte with the 9th bit is set "0" in the following transmission. Multiprocessor communication is controlled by SM20 bit. When SM20=0, disable multiprocessor communication. When SM20=1, enable multiprocessor communication. If SM20 is set, the UART reception interrupt is only generated when the 9th received bit is "1" (RB80). The slavers will compare received data with its own address data by software. If address byte is match, the slavers clear SM20 bit to enable interrupt function in the following data transmission. The slavers with unmatched address, their SM20 keep in "1" and will not generate interrupt in the following data transmission. #### 20.7 Baud Rate Control The UART mode 0 has a fixed baud rate at fcpu/12, and the mode 2 has two baud rate selection which is chosen by SMOD register: fcpu/64 (SMOD = 0) and fcpu/32 (SMOD = 1). The baud rate of UART mode 1 and mode 3 is generated by either SORELH/SORELL registers (BD = 1) or Timer 1 overflow period (BD = 0). The SMOD bit doubles the frequency from the generator. If the SORELH/SORELL is selected (BD = 1) in mode 1 and 3, the baud rate is generated as following equation. Baud Rate = $$2^{\text{SMOD}} \times \frac{\text{fcpu}}{64 \times (1024 - \text{SOREL})} bps$$ | Baud Rate | SMOD | SORELH | SORELL | Accuracy | | | | |-----------|------|--------|--------|----------|--|--|--| | 4800 | 0 | 0x03 | 0xE6 | 0.16 % | | | | | 9600 | 0 | 0x03 | 0xF3 | 0.16 % | | | | | 19200 | 1 | 0x03 | 0xF3 | 0.16 % | | | | | 38400 | 1 | 0x03 | 0xF9 | -6.99 % | | | | | 56000 | 1 | 0x03 | 0xFB | -10.71 % | | | | | 57600 | 1 | 0x03 | 0xFC | 8.51 % | | | | | 115200 | 1 | 0x03 | 0xFE | 8.51 % | | | | | 128000 | 1 | 0x03 | 0xFE | -2.34 % | | | | | 250000 | 1 | 0x03 | 0xFF | 0 % | | | | Table 20-1 Recommended Setting for Common UART Baud Rates (fcpu = 8 MHz) If the Timer 1 overflow period is selected (BD = 0) in mode 1 and 3, the baud rate is generated as following equation. The Timer 1 must be in 8-bit auto-reload mode which can generate periodically overflow signals. Baud Rate = $$2^{\text{SMOD}} \times \frac{1}{32 \times \text{Timer 1 period}} bps$$ Table 20-2 Recommended Setting T1 overflow period (T1 clock=32M) for Common UART Baud Rates (fcpu = 8 MHz) | Baud Rate | SMOD | Timer Period | TH1/TL1 | Accuracy | | |-----------|------|--------------|---------|----------|--| | 4800 | 0 | 6.510 us | 0x30 | 0.16 % | | | 9600 | 1 | 6.510 us | 0x30 | 0.16 % | | | 19200 | 1 | 3.255 us | 0x98 | 0.16 % | | | 38400 | 1 | 1.628 us | 0xCC | 0.16 % | | | 56000 | 1 | 1.116 us | 0xDC | -0.80 % | | | 57600 | 1 | 1.085 us | 0xDD | -0.80 % | | | 115200 | 1 | 0.543 us | 0xEF | 2.08 % | | | 128000 | 1 | 0.488 us | 0xF0 | -2.40 % | | #### \* Note: - 1. When baud rate generator source is T1 overflow rate, the max counter value is 0xFB. (Only supports $0x00\sim0xFB$ ). - 2. When baud rate generator source is T1 overflow rate, the T1 overflow rate must be greater four times to system clock fcpu. ## 20.8 UART Registers | Register | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |----------|--------|--------|--------|--------|--------|--------|--------|--------| | SOCON | SM0 | SM1 | SM20 | REN0 | TB80 | RB80 | TI0 | RIO | | S0CON2 | BD | - | - | - | - | - | - | - | | SOBUF | S0BUF7 | S0BUF6 | S0BUF5 | S0BUF4 | S0BUF3 | S0BUF2 | S0BUF1 | S0BUF0 | | PCON | SMOD | - | - | - | P2SEL | GF0 | STOP | IDLE | | SORELH | - | - | - | - | - | - | SOREL9 | SOREL8 | | SORELL | SOREL7 | SOREL6 | SOREL5 | SOREL4 | SOREL3 | SOREL2 | SOREL1 | RORELO | | IEN0 | EAL | - | ET2 | ES0 | ET1 | EX1 | ET0 | EX0 | | P1OC | PW3EN | PW2EN | PW1EN | P06OC | P05OC | P130C | P12OC | P110C | | POM | P07M | P06M | P05M | P04M | P03M | P02M | P01M | P00M | | P0 | P07 | P06 | P05 | P04 | P03 | P02 | P01 | P00 | ## **SOCON Register (0x98)** | 3000 | ocola Register (0x36) | | | | | | | |------|-----------------------|------|---------|-------------------------------------------------------|--|--|--| | Bit | Field | Туре | Initial | Description | | | | | 76 | SM[0:1] | R/W | 00 | UART mode selection | | | | | | | | | 00: Mode 0 | | | | | | | | | 01: Mode 1 | | | | | | | | | 10: Mode 2 | | | | | | | | | 11: Mode 3 | | | | | 5 | SM20 | R/W | 0 | Multiprocessor communication (mode 2, 3) | | | | | | | | | 0: Disable | | | | | | | | | 1: Enable | | | | | 4 | REN0 | R/W | 0 | UART reception function | | | | | | | | | 0: Disable | | | | | | | | | 1: Enable | | | | | 3 | TB80 | R/W | 0 | The 9 <sup>th</sup> bit transmission data (mode 2, 3) | | | | | 2 | RB80 | R/W | 0 | The 9 <sup>th</sup> bit data from reception | | | | | 1 | TI0 | R/W | 0 | UART interrupt flag of transmission | | | | | 0 | RI0 | R/W | 0 | UART interrupt flag of reception | | | | | | | | | | | | | \* Note: TIO and RIO are clear by software when interrupt is enabled. ## SOCON2 Register (0xD8) | Bit | Field | Туре | Initial | Description | |-----|----------|------|---------|--------------------------------------------| | 7 | BD | R/W | 0 | Baud rate generators selection (mode 1, 3) | | | | | | 0: Timer 1 overflow period | | | | | | 1: Controlled by SORELH, SORELL registers | | 60 | Reserved | R | 0x00 | | ## SOBUF Register (0x99) | Bit | Field | Туре | Initial | Description | |-----|-------|------|---------|-------------------------------------------------------------| | 70 | SOBUF | R/W | 0x00 | Action of writing data triggers UART communication | | | | | | (LSB first). Reception data is available to read by the end | | | | | | of packages. | ## PCON Register (0x87) | | • , , | | | | |-----|-------|------|---------|------------------------------------------------------| | Bit | Field | Туре | Initial | Description | | 7 | SMOD | R/W | 0 | UART baud rate control | | | | | | In UART mode 0: Unused. | | | | | | In UART mode 1, 3: The baud rate is generated as the | | | | | | equation in section 20.7 (Baud Rate Control). | | | | | | In UART mode 2: | | | | | | 0: fcpu/64 | | | | | | 1: fcpu/32 | | 60 | | | | Refer to other chapter(s) | | | | | | | ## SORELH/SORELL Registers (SORELH: 0xBA, SORELL: 0xAA) | Bit | Field | Туре | Initial | Description | |------|------------|------|---------|----------------------------------------------------| | 1510 | Reserved | R | 0x00 | | | 90 | SOREL[9:0] | R/W | 0x00 | SORELH[1:0] & SORELL[7:0]. UART Reload Register is | | | | | | used for UART baud rate generation. | ## IENO Register (0xA8) | Bit | Field | Туре | Initial | Description | |-----|-------|------|---------|-----------------------------------------------| | 7 | EAL | R/W | 0 | Interrupts enable. Refer to Chapter Interrupt | | 4 | ES0 | R/W | 0 | Enable UART interrupt | | Else Refer to other chapter(s) | |--------------------------------| |--------------------------------| ## P1OC Register (0xE4) | Bit | Field | Туре | Initial | Description | |------|-------|------|---------|-----------------------------------------------| | 4 | P06OC | R/W | 0 | 0: Switch P0.6 (URX) to input mode (required) | | | | | | 1: Switch PO.6 (URX) to open-drain mode* | | 3 | P05OC | R/W | 0 | 0: Switch P0.5 (UTX) to push-pull mode | | | | | | 1: Switch P0.5 (UTX) to open-drain mode | | Else | | | | Refer to other chapter(s) | <sup>\*</sup> Setting P06OC as high causes URX cannot receive data. ## POM Register (0xF9) | Bit | Field | Type | Initial | Description | |------|-------|------|---------|---------------------------------------------| | 6 | P06M | R/W | 0 | 0: Set P0.6 (URX) as input mode (required) | | | | | | 1: Set P0.6 (URX) as output mode* | | 5 | P05M | R/W | 0 | 0: Set P0.5 (UTX) as input mode* | | | | | | 1: Set P0.5 (UTX) as output mode (required) | | Else | | | | Refer to other chapter(s) | <sup>\*</sup> The URX and UTX respectively require input and output mode selection to receive/transmit data appropriately. ## P0 Register (0x80) | Bit | Field | Туре | Initial | Description | |------|-------|------|---------|----------------------------------------------------------| | 6 | P06 | R/W | 0 | This bit is available to read at any time for monitoring | | | | | | the bus statue. | | 5 | P05 | R/W | 0 | 0: Set P0.5 (UTX) always low* | | | | | | 1: Make P0.5 (UTX) can output UART data (required) | | Else | | | | Refer to other chapter(s) | | | | | | | <sup>\*</sup> Setting P05 initially high because UART block drive the shared pin low signal only. ## 20.9 Sample Code The following sample code demonstrates how to perform UART mode 1 with interrupt. ``` 1 #define SYSUartSM0 (0 << 6) 2 #define SYSUartSM1 (1 << 6) 3 #define SYSUartSM2 (2 << 6) 4 #define SYSUartSM3 (3 << 6) 5 #define SYSUartREN (1 << 4) 6 #define SYSUartSMOD (1 << 7) 7 #define SYSUartES0 (1 << 4) 8 9 Unsigned int uartTxBuf; 10 Unsigned int uartRxBuf; 11 12 13 void SYSUartInit(void) 14 { // set UTX, URX pins' mode at here or at GPIO initialization 15 P05 = 1; 16 POM = POM \mid 0x20 \& \sim 0x40; 17 18 // configure UART mode between SMO and SM3, enable URX 19 SOCON = SYSUartSM1 | SYSUartREN; 20 21 // configure UART baud rate 22 PCON = SYSUartSMODE1; 23 SOCON2 = SYSUartBD1; 24 SORELH = 0x03; 25 SORELL = OxFE; 26 27 // enable UART interrupt 28 IEN0 |= SYSUartES0; 29 30 // send first UTX data 31 SOBUF = uartTxBuf; 32 33 } 34 35 void SYSUartInterrupt(void) interrupt ISRUart 36 { if (TIO == 1) { 37 SOBUF = uartTxBuf; 38 TIO = 0; 39 } else if (RIO == 1) { 40 uartRxBuf = S0BUF; 41 RIO = 0; 42 } 43 44 } ``` #### **21 SPI** The SPI a serial communicate interface for data exchanging from one MCU to one MCU or other hardware peripherals. It is a simple 8-bit interface without a major definition of protocol, packet or control bits. The SPI transceiver includes three pins, clock (SCK), data input and data output (MISO/MOSI) to send data between master and slaver terminals. An optional slave select pin (SSN) can be enabled by register in slave mode. The SPI interface builds in 4-mode which are the clock idle status and the clock phases. - Full-duplex, 3-wire synchronous data transfer. - Master (SCK is clock output) or Slave (SCK is clock input) operation. - Seven SPI Master baud rates. - Slave Clock rate up to fcpu/8. - 8-bit data transmitted MSB first, LSB last. - Serial clock with programmable polarity and phase. - Master Mode fault error flag with MCU interrupt capability. - Write collision flag protection. ### 21.1 SPI Operation The SPCON register can control SPI operating function, such as: transmit/receive, clock rate, data transfer direction, SPI clock idle status and clock control phase and enable this circuit. This SPI circuit will transmit or receive 8-bit data automatically by setting SPEN in SPCON register and write or read SPDAT register. CPOL bit is designed to control SPI clock idle status. CPHA bit is designed to control the clock edge direction of data receive. CPOL and CPHA bits decide the SPI format. The SPI data transfer direction is MSB bit to LSB bit. The SPI supports 4-mode format controlled by CPOL and CPHA bits. The edge direction is "Data Transfer Edge". When setting rising edge that means to receive and transmit one bit data at SCK rising edge, and data transition is at SCK falling edge. When setting falling edge, that means to receive and transmit one bit data at SCK falling edge, and data transition is at SCK rising edge. "CPHA" is the clock phase bit controls the phase of the clock on which data is sampled. When CPHA=1, the SCK first edge is for data transition, and receive and transmit data is at SCK 2nd edge. When CPHA=0, the 1st bit is fixed already, and the SCK first edge is to receive and transmit data. The SPI data transfer timing as following figure: The SPI supports interrupt function. ESPI is SPI interrupt function control bit. ESPI=0, disable SPI interrupt function. ESPI=1, enable SPI interrupt function. When SPI interrupt function enable, the program counter points to interrupt vector to do SPI interrupt service routine after SPI operating. SPIF is SPI interrupt request flag, and also to be the SPI operating status indicator when ESPI= 0, but cleared by reading the SPSTA, SPDAT registers. SPI builds in chip selection function to implement SPI multi-device mode. One master communicating with several slave devices in SPI bus, and the chip selection decides the pointed device. The chip selection pin is SSN pin. The SPI pins also support open-drain structure. The open-drain option is controlled by PnOC bits. When PnOC=0, disable SPI open-drain structure. When PnOC=1, enable SPI open-drain structure. If enable open-drain structure, SPI pins must be set input mode and need external pull-up resistor. #### 21.2 SPI Master The SPI master mode has seven types of clock generator from fcpu/2 to fcpu/128. Generated clock is outputted through SCK pin (shared with P1.3) and its idle status is controlled by CPOL. The phase of data input and output is automatically specified by CPHA register. In master mode MOSI pin (shared with P1.1) plays the role of data output, and MISO pin (shared with P1.2) fetches data from slave device. A SPI communication is started by writing SPDAT register; the received data from MISO is available to read after the end of data transmission. The master mode has two status flags with interrupt function: SPIF register indicates the end of one byte data communication. An interrupt would be issued at the same time if ESPI bit is enabled. MODF is issued by SSN (shared with P0.7) low status while transmission. This interrupt source can be masked by setting SSDIS bit. #### 21.3 SPI Slave The SPI slave mode monitors SCK pin to control its MISO and MOSI communication. However, the maximum clock rate is limited at fcpu/8. Slave device(s) are expected to specify its CPOL and CPHA setting as the same configuration of the connected SPI bus. The slave mode treats MOSI pin as its data input, and MISO pin as its data transmission. By default, the SSDIS register is low which means the slave select pin (SSN) is functional. A SPI communication would be processed if the SSN is low status. Thus, a slave device is suspended if its SSN is high status. But in CPHA = 0, Strictly SSN must follow each 8-bit data needs to be included with falling edge and rising edge, CPHA=1 is not limitation. The slave mode has two status flags with interrupt function: SPIF indicates the end of one byte data communication. The original SPDAT's value has been transmitted, and the received data from MOSI is ready to be read on SPDAT. MODF indicates that the slave select pin (SSN) has turned high before a completion of one byte communication. In other word, the last time of SPI communication is broken. ## 21.4 SPI Registers | Register | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |----------|--------|--------|--------|--------|--------|--------|--------|--------| | SPCON | SPR2 | SPEN | SSDIS | MATR | CPOL | СРНА | SPR1 | SPR0 | | SPSTA | SPIF | WCOL | SSERR | MODF | - | - | - | - | | SPDAT | SPDAT7 | SPDAT6 | SPDAT5 | SPDAT4 | SPDAT3 | SPDAT2 | SPDAT1 | SPDAT0 | | IEN0 | EAL | - | ET2 | ES0 | ET1 | EX1 | ET0 | EX0 | | IEN1 | ET2RL | - | ET2C3 | ET2C2 | ET2C1 | ET2C0 | ESPI | EI2C | | P1OC | PW3EN | PW2EN | PW1EN | P06OC | P05OC | P130C | P12OC | P110C | | POM | P07M | P06M | P05M | P04M | P03M | P02M | P01M | POOM | | P1M | P17M | P16M | P15M | P14M | P13M | P12M | P11M | P10M | ## SPCON Register (0xE2) | Bit F | Field | Туре | Initial | Description | |---------|----------|------|---------|-----------------------------------------------------| | 7,1,0 S | SPR[2:0] | R/W | 000 | SPI baud rate generator (master mode only) | | | | | | 000: fcpu/2 | | | | | | 001: fcpu/4 | | | | | | 010: fcpu/8 | | | | | | 011: fcpu/16 | | | | | | 100: fcpu/32 | | | | | | 101: fcpu/64 | | | | | | 110: fcpu/128 | | | | | | 111: reserved | | 6 S | SPEN | R/W | 0 | SPI communication function | | | | | | 0: Disable | | | | | | 1: Enable | | 5 S | SSDIS | R/W | 0 | Slave select pin function (MSTR = 0, CPHA = 0 only) | | | | | | 0: Enable slave selection pin (SSN) function | | | | | | 1: Disable slave select pin (SSN) function | | 4 N | MSTR | R/W | 1 | SPI mode | | | | | | 0: Slave mode | | | | | | 1: Master mode | | 3 C | CPOL | R/W | 0 | SCK pin idle status | | | | | | 0: SCK idle low | | | | | | 1: SCK idle high | | 2 C | СРНА | R/W | 1 | Clock phase of data latch control | | | | | | | | | | | | 0: Data latched by the first of clock edge | ## SPSTA Register (0xE1) | Bit | Field | Туре | Initial | Description | |-----|----------|------|---------|---------------------------------------------------------| | 7 | SPIF | R | 0 | SPI complete communication flag | | | | | | Set automatically at the end of communication | | | | | | Cleared automatically by reading SPSTA, SPDAT registers | | 6 | WCOL | R | 0 | Write collision flag | | | | | | Set automatically if write SPDAT during communication | | | | | | Cleared automatically by reading SPSTA, SPDAT registers | | 5 | SSERR | R | 0 | Synchronous slave select pin error | | | | | | Set automatically if SSN error controlling | | | | | | Cleared automatically by clear SPEN | | 4 | MODF | R | 0 | Mode fault flag | | 30 | Reserved | R | 0x00 | | | | | | | | ## SPDAT Register (0xE3) | Field | Туре | Initial | Description | |-------|------|---------|----------------------------------------------------------| | SPDAT | R/W | 0x00 | Master mode: action of writing data triggers SPI | | | | | communication; reception data is readable after the | | | | | end of one byte communication (SPIF automatically | | | | | set). | | | | | Slave mode: written data would be transmitted by SCK | | | | | input; reception data is available to read after the end | | | | | of one byte communication (SPIF automatically set). | | | | 71 | 71 | ## IENO Register (0xA8) | Bit | Field | Туре | Initial | Description | |------|-------|------|---------|-----------------------------------------------| | 7 | EAL | R/W | 0 | Interrupts enable. Refer to Chapter Interrupt | | Else | | | | Refer to other chapter(s) | ## IEN1 Register (0xB8) | Bit | Field | Туре | Initial | Description | |------|-------|------|---------|---------------------------| | 1 | ESPI | R/W | 0 | Enable SPI interrupt | | Else | | | | Refer to other chapter(s) | ## P1OC Register (0xE4) | Bit | Field | Туре | Initial | Description | |------|-------|------|---------|-----------------------------------------------| | 2 | P130C | R/W | 0 | 0: Switch P1.3 (SCK) to input or output mode | | | | | | 1: Switch P1.3 (SCK) to open-drain mode | | 1 | P12OC | R/W | 0 | 0: Switch P1.2 (MISO) to input or output mode | | | | | | 1: Switch P1.2 (MISO) to open-drain mode | | 0 | P110C | R/W | 0 | 0: Switch P1.1 (MOSI) to input or output mode | | | | | | 1: Switch P1.1 (MOSI) to open-drain mode | | Else | | | | Refer to other chapter(s) | ## POM Register (0xF9) | Bit | Field | Туре | Initial | Description | |------|-------|------|---------|-----------------------------------| | 7 | P07M | R/W | 0 | 0: Set P0.7 (SSN) as input mode* | | | | | | 1: Set P0.7 (SSN) as output mode* | | Else | | | | Refer to other chapter(s) | <sup>\*</sup>If slave mode with SSN function: essentially to set SSN as input mode. #### **P1M Register** | Bit | Field | Туре | Initial | Description | |------|-------|------|---------|-----------------------------------------------| | 3 | P13M | R/W | 0 | 0: Set P1.3 (SCK) as input mode slave mode | | | | | | 1: Set P1.3 (SCK) as output mode master mode | | 2 | P12M | R/W | 0 | 0: Set P1.2 (MISO) as input mode master mode | | | | | | 1: Set P1.2 (MISO) as output mode slave mode | | 1 | P11M | R/W | 0 | 0: Set P1.1 (MOSI) as input mode slave mode | | | | | | 1: Set P1.1 (MOSI) as output mode master mode | | Else | | | | Refer to other chapter(s) | <sup>&</sup>lt;sup>1</sup>Setting SCK as input mode is essential in slave mode; setting as output mode is recommended in master mode. <sup>&</sup>lt;sup>2</sup>Setting MISO as input mode is essential in master mode; setting as output mode is recommended in slave mode. <sup>&</sup>lt;sup>3</sup>Setting MOSI as input mode is essential is slave mode; setting as output mode is recommended in master mode. ### 21.5 Sample Code The following sample code demonstrates how to perform SPI Master with interrupt. ``` 1 #define SpiMaster (1 << 4) //SPI = Master mode #define SpiMode0 (0 << 2) //SCK idle low, data latch at rising edge (1 << 2) //SCK idle low, data latch at falling edge (2 << 2) //SCK idle high, data latch at falling edge (2 << 2) //SCK idle high, data latch at falling edge (3 << 2) //SCK idle high, data latch at rising edge (1 << 6) //Enable SPI (2 \ll 2) //SCK idle high, data latch at falling edge 8 #define SpiSSNEn (0 << 5) //SSN pin function enable 9 #define SpiSSNDis (1 << 5) //SSN pin function disable 10 11 unsigned char u8SpiData = 0; // data buffer 12 unsigned char u8TxCompleted = 0; 13 14 void SpiMaster(void) 15 { unsigned char u8RcvData = 0; 16 17 //SCK & MOSI = output, MISO = input 18 19 P1M \mid = 0 \times 0 A; 20 //Enable Spi, Master mode, SSN pin disable, Fclk/128 //SCK idle low, data latch at falling edge 21 22 SPCON = SpiEn | SpiMaster | SpiModel | SpiSSNDis | 0x82; 23 //Enable Global/SPI interrupt 24 IEN1 \mid = 0 \times 02; 25 IEN0 |= 0x80; //enable global interrupt 26 27 while (1) { SPDAT = 0x55; 28 29 // wait end of transmition while(!u8TxCompleted); 30 u8TxCompleted = 0; // clear sw flag // receive 0x66 31 u8RcvData = u8SpiData; 32 33 SPDAT = 0x99; 34 while(!u8TxCompleted); // wait end of transmition u8TxCompleted = 0; 35 // clear sw flag 36 // receive 0xAA u8RcvData = u8SpiData; 37 } 38 } 39 40 void SpiInterrupt (void) interrupt ISRSpi //0x4B 41 { 42 switch ( SPSTA ) // Clear SPI flag (SPIF) by reading 43 { 44 case 0x80: u8SpiData = SPDAT; 45 u8TxCompleted = 1; 46 break; 47 case 0x10: 48 // Mode Fault 49 50 break; 51 } 52 } ``` #### 22 I2C The I2C is a serial communication interface for data exchanging from one MCU to one MCU or other hardware peripherals. The device can transmit data as a master or a slave with two bi-directional IO, SDA (Serial data output) and SCL (Serial clock input). When a master transmit data to a slave, it's called "WRITE" operation; when a slave transmit data to a master, it's called "READ" operation. It also supports multi-master communication and keeps data transmission correctly by an arbitration method to decide one master has the control on bus and transmit its data. - Master Tx, Rx Mode - Slave Tx, Rx mode (with general address call) for multiplex slave in single master situation. - 2-wire synchronous data transfer/receiver. - Support 100K/400K clock rate. #### 22.1 I2C Protocol I2C transmission structure includes a START(S) condition, 8-bit address byte, one or more data byte and a STOP (P) condition. START condition is generated by master to initial any transmission. Data is transmitted with the Most Significant Bit (MSB) first. In address byte, the higher 7-bit is address bit and the lowest bit is data direction (R/W) bit. When R/W=0, it assigns a "WRITR" operation. When R/W=1, it assigns a "READ" operation. After each byte is received, the receiver (a master or a slave) must send an acknowledge (ACK). If transmitter can't receive an ACK, it will recognize a not acknowledge (NACK). In WRITE operation, the master will transmit data to the slave and then waits for ACK from slave. In READ operation, the slave will transmit data to the master and then waits for ACK from master. In the end, the master will generate a STOP condition to finish transmission. #### 22.2 I2C Transfer Modes The I2C can operate as a master/slave to execute the 8-bit serial data transmission/reception operation. Thus, the module can operate in one of four modes: Master Transmitter, Master Receiver, Slave Transmitter and Slave Receiver. #### 22.2.1 Master Transmitter Mode The master transmits information to the slave. The serial data is output via SDA while the serial clock is output on SCL. Data transmission starts via generate a START(S) signal. After the START signal, the specific address byte of slave device is sent. The address byte includes 7-bit address bit and an 8th data direction (R/W) bit. The R/W is set "0" to enable the master transmission. In the following, the master transmits one or more data byte to the slaver. After each data is transmitted, the master waits for the acknowledge (ACK) from the slave. In the end, the master generates a STOP (P) signal to terminate the data transmission. #### 22.2.2 Master Receiver Mode The master receives the information from the slave. The serial data input via SDA while the serial clock output on SCL. Data reception starts via generate a START(S) signal. After the START signal, the specific address byte of slave device is sent. The address byte includes 7-bit address bit and an 8th data direction (R/W) bit. The R/W is set "1" to enable the master reception. In the following, the master receives one or more data byte from the slaver. After each data is received, the master generates the acknowledge (ACK) or not acknowledge (NACK) to the slave via the status of AA bit. In the end, the master generates a STOP (P) signal to terminate the data transmission. #### 22.2.3 Slave Transmitter Mode The slave transmits information to the master. The serial data output via SDA while the serial clock input on SCL. Data transmission starts via receive a START(S) signal from the master. After the START signal, the specific address byte of slave device is received. The address byte includes 7-bit address bit and an 8th data direction (R/W) bit. The R/W is set "1" to enable the slave transmission. If the received address byte match the address in I2CADR register, the slave generate an acknowledge (ACK). Otherwise, if general call address condition is set (GC=1), the slave also generate an acknowledge (ACK) after general call address (0x00) is received. In the following, the slave transmits one or more data byte to the master. After each data is transmitted, the slave waits for the acknowledge (ACK) from the master. In the end, the slave receives a STOP (P) signal from the master to terminate the data transmission. #### 22.2.4 Slave Receiver Mode The slave receives information from the master. Both the serial data and the serial clock are input on SDA and SCL. Data reception starts via receive a START(S) signal from the master. After the START signal, the specific address byte of slave device is received. The address byte includes 7-bit address bit and an 8th data direction (R/W) bit. The R/W is set "0" to enable the slave reception. If the received address byte match the address in I2CADR register, the slave generate an acknowledge (ACK). Otherwise, if general call address condition is set (GC=1), the slave also generate an acknowledge (ACK) after general call address (0x00) is received. In the following, the slave receives one or more data byte from the master. After each data is receives, the slave generates the acknowledge (ACK) or not acknowledge (NACK) to the master via the status of AA bit. In the end, the slave receives a STOP (P) signal from the master to terminate the data transmission. #### 22.3 General Call Address In I2C bus, the first 7-bit is the slave address. Only the address matches slave address, the slave will response an ACK. The exception is the general call address which can address all slave devices. When this address occur, all devices should response an acknowledge (ACK). The general call address is a special address which is reserved as all "0" of 7-bit address. The general call address function is control by GC bit. Set this bit will enable general call address and clear it will disable. When GC=1, the general call address will be recognized. When GC=0, the general call address will be ignored. #### 22.4 Serial Clock Generator In master mode, the SCL clock rate generator's is controlled by CR[2:0] bit of I2CCON register. When CR[2:0]=000~110, SCL clock rate is from internal clock generator. SCL Clock Rate = $$\frac{\text{Fcpu}}{\text{Prescaler}}$$ (Prescaler = 256~60) When CR[2:0]=111, SCL clock rate is from Timer 1 overflow rate. $$SCL Clock Rate = \frac{Timer 1 Overflow}{8}$$ The table below shows the clock rate under different setting. | CD2 | CD1 | CDO | I2C | Bit Frequency (kHz) | | | |-----|-----|-----|-----------|---------------------|-------|--| | CR2 | CR1 | CR0 | Prescaler | 6MHz | 8MHz | | | 0 | 0 | 0 | 256 | 23 | 31 | | | 0 | 0 | 1 | 224 | 27 | 36 | | | 0 | 1 | 0 | 192 | 31 | 42 | | | 0 | 1 | 1 | 160 | 37 | 50 | | | 1 | 0 | 0 | 960 | 6.25 | 8 | | | 1 | 0 | 1 | 120 | 50 | 67 | | | 1 | 1 | 0 | 60 | 100 | 133 | | | 1 | 1 | 1 | (Timer | 1 overflow rat | :e)/8 | | #### Note: - 1. The first step of I2C operation is to setup the I2C pins' mode. Must be set "input mode" in SDA/SCL pins. - 2. When clock generator source is T1 overflow rate, the max counter value is 0xFB. (Only supports 0x00~0xFB). And in this time if T1 clock rate is IHRC\_32MHz, SCL maximum clock rate is 800kHz. - 3. If user wants to generate SCL clock rate is 100kHz/400kHz, you can set T1 counter value is 0xD8/0xF6 easily. ## 22.5 Synchronization and Arbitration In multi-master condition, more than one master may transmit on bus in the same time. It must be decided which master has the control of bus and complete its transmission. Clock synchronization and arbitration are used to configure multi-master transmission. Clock synchronization is executed by synchronizing the SCL signal with anther devices. When two masters want to transmit data in the same, the clock synchronization will start by the High to Low transition on the SCL. If master 1 clock set LOW first, it holds the SCL in LOW status until the clock transit to HIGH status. However, if anther master clock still keep LOW status, the Low to High transition of master 1 may not change SCL status (SCL keep LOW). In the other word, SCL keep LOW by the master with the longest clock time in LOW status. The SCL will transit from LOW to HIGH when the all devices clock transit to HIGH status. In the duration, the master1 will keep in HIGH status and wait for SCL transition (from LOW to HIGH), then continue its transmission. After clock synchronization, all devices clock and SCL clock are the same. Arbitration is used to decide which master can complete its transmission by SDA signal. Two masters may send out a START condition and transmit data on bus in the same time. They may influence by each other. Arbitration will force one master to lose the control on bus. Data transmission will keep until master output different data signal. If one master transmits HIGH status and anther master transmits LOW status, the SDA will be pull low. The master output High will detect the different with SDA and lose the control on bus. The master with LOW status wins the bus control and continues its transmission. There is no data miss during arbitration. ## 22.6 System Management Bus Extension The optional System Management Bus (SMBus) protocol hardware supports 3 types timeout detection: (1) Tmext Timeout Detection: The cumulative stretch clock cycles within one byte. (2)Tsext Timeout Detection: The cumulative stretch clock cycles between start and stop condition. (3)Timeout Detection: The clock low measurement. Timeout detection is controlled by SMBSEL and SMBDST registers. The SMBEXE bit of SMBSEL is SMBus extension function enable bit. When SMBEXE=1, SMBus extension function is enabled. Otherwise, Disable SMBus extension function. Timeout type and period setting is controlled by SMBTOP[2:0] and SMBDST. The period of SMBus timeout is controlled by three 16-bit buffers of Tmext, Tsext and Tout. The equation is as following. $$Tmext/Tsext/Tout = \frac{Timeout Period(sec)xFcpu(Hz)}{1024}$$ Tmext is support by two 8-bit register of Tmext\_L and Tmext\_H. Tmext\_L hold the low byte and Tmext\_H hold high byte. Tsext is support by two 8-bit register of Tsext\_L and Tsext\_H. Tsext\_L hold the low byte and Tsext\_H hold high byte. Tout is support by two 8-bit register of Tout\_L and Tout\_H. Tout\_L hold the low byte and Tout\_H hold high byte. | Tuno | Time out period | Fcpu=8MHz | | | | |-------|-----------------|-----------|-----|--|--| | Туре | Time out period | DEC | HEX | | | | Tmext | 5ms | 39 | 27 | | | | Tsext | 25ms | 195 | C3 | | | | Tout | 35ms | 273 | 111 | | | By the setting of SMBTOP[2:0] to choose register type (as the table below), and write to register by write data to SMBDST register. | SMBTOP[2:0] | SMBDST | Description | |-------------|---------|-----------------------------------------| | 000 | Tmext_L | Select the low byte of Tmext register. | | 001 | Tmext_H | Select the high byte of Tmext register. | | 010 | Tsext_L | Select the low byte of Tsext register. | | 011 | Tsext_H | Select the high byte of Tsext register. | | 100 | Tout_L | Select the low byte of Tout register. | | 101 | Tout_H | Select the high byte of Tout register. | When the SMBus extension function is enabled the lower 3-bit of I2CSTA hold the information about time out as the table below. | I2CSTA | Description | |-----------|----------------------| | XXXX X000 | No timeout errors. | | XXXX XXX1 | Tout timeout error. | | XXXX XX1X | Tsext timeout error. | | XXXX X1XX | Tmext timeout error. | ## 22.7 I2C Registers | Register | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |----------|---------|---------|---------|---------|---------|---------|---------|---------| | 12CDAT | I2CDAT7 | I2CDAT6 | I2CDAT5 | I2CDAT4 | I2CDAT3 | I2CDAT2 | I2CDAT1 | I2CDAT0 | | I2CADR | ADR6 | ADR5 | ADR4 | ADR3 | ADR2 | ADR1 | ADR0 | GC | | I2CCON | CR2 | ENS1 | STA | STO | SI | AA | CR1 | CR0 | | 12CSTA | I2CSTA7 | I2CSTA6 | I2CSTA5 | I2CSTA4 | I2CSTA3 | I2CSTA2 | I2CSTA1 | I2CSTA0 | | SMBSEL | SMBEXE | - | - | - | - | SMBTOP2 | SMBTOP1 | SMBTOP0 | | SMBDST | SMBD7 | SMBD6 | SMBD5 | SMBD4 | SMBD3 | SMBD2 | SMBD1 | SMBD0 | | IEN0 | EAL | - | ET2 | ES0 | ET1 | EX1 | ET0 | EX0 | | IEN1 | ET2RL | - | ET2C3 | ET2C2 | ET2C1 | ET2C0 | ESPI | EI2C | | P1M | P17M | P16M | P15M | P14M | P13M | P12M | P11M | P10M | | P1 | P17 | P16 | P15 | P14 | P13 | P12 | P11 | P10 | ## **I2CDAT Register (0xDA)** | | | • | | | |-----|-------------|------|---------|-------------------------------------------------------------| | Bit | Field | Туре | Initial | Description | | 7:0 | I2CDAT[7:0] | R/W | 0x00 | The I2CDAT register contains a byte to be transmitted | | | | | | through I2C bus or a byte which has just been received | | | | | | through I2C bus. The CPU can read from and write to | | | | | | this 8-bit, directly addressable SFR while it is not in the | | | | | | process of byte shifting. The I2CDAT register is not | | | | | | shadowed or double buffered so the user should only | | | | | | read I2CDAT when an I2C interrupt occurs. | ## **I2CADR Register (0xDB)** | Bit | Field | Туре | Initial | Description | |-----|-------------|------|---------|--------------------------------------------| | 7:1 | I2CADR[6:0] | R/W | 0x00 | I2C slave address | | 0 | GC | R/W | 0 | General call address (0X00) acknowledgment | | | | | | 0: ignored | | | | | | 1: recognized | ## **I2CCON** Register (0xDC) | Bit | Field | Type | Initial | Description | |-------|---------|------|---------|-----------------------------------------------------------| | 7,1,0 | CR[2:0] | R/W | 0 | I2C clock rate | | | | | | 000: fcpu/256 | | | | | | 001: fcpu/224 | | | | | | 010: fcpu/192 | | | | | | 011: fcpu/160 | | | | | | 100: fcpu/960 | | | | | | 101: fcpu/120 | | | | | | 110: fcpu/60 | | | | | | 111: Timer 1 overflow-period/8 | | 6 | ENS1 | R/W | 0 | I2C functionality | | | | | | 0: Disable | | | | | | 1: Enable | | 5 | STA | R/W | 0 | START flag | | | | | | 0: No START condition is transmitted. | | | | | | 1: A START condition is transmitted if the bus is free. | | 4 | STO | R/W | 0 | STOP flag | | | | | | 0: No STOP condition is transmitted. | | | | | | 1: A STOP condition is transmitted to the I2C bus in | | | | | | master mode. | | 3 | SI | R/W | 0 | Serial interrupt flag | | | | | | The SI is set by hardware when one of 25 out of 26 | | | | | | possible I2C states is entered. The only state that does | | | | | | not set the SI is state F8h, which indicates that no | | | | | | relevant state information is available. The SI flag must | | | | | | be cleared by software. In order to clear the SI bit, '0' | | | | | | must be written to this bit. Writing a '1' to SI bit does | | | | | | not change value of the SI. | | 2 | AA | R/W | 0 | Assert acknowledge flag | | | | | | 0: A NACK will be returned when a byte has received | | | | | | 1: An ACK will be returned when a byte has received | # I2CSTA Register (0xDD) | Bit | Field | Туре | Initial | Description | |-----|-------------|------|---------|-------------------| | 7:3 | I2CSTA[7:3] | R | 11111 | I2C Status Code | | 20 | 12CSTA[2:0] | R | 000 | SMBus Status Code | ### **I2C** status code and status | Status | | | Application : | softwa | re resp | onse | | | |------------------------------------|------|-----------------------------------------------------------------|-----------------|-----------|---------|-------|---|-------------------------------------------------------------------------------------------| | Mode | Code | Status of the I2C | To/from I2CDAT | TO I2CCON | | | | Next action taken by I2C hardware | | | Code | | 10/1rom I2CDA1 | STA | STO | SI AA | | | | er<br>tter/<br>rer | 08H | A START condition has been transmitted | Load SLA+R/W | х | 0 | 0 | х | SLA+R/W will be transmitted; ACK will be received | | Master<br>ansmitte<br>Receiver | | A repeated START condition | Load SLA+R/W | | | | | SLA+R/W will be transmitted; ACK will be received | | Master<br>Transmitter/<br>Receiver | 10H | has been transmitted. | Load SLA+R/W | Х | 0 | 0 | Х | SLA+W will be transmitted; I2C will be switched to MST/TRX mode. | | | | | Load data byte | 0 | 0 | 0 | Х | Data byte will be transmitted; ACK will be received. | | | | SLA+W has been transmitted: | No action | 1 | 0 | 0 | Х | Repeated START will be transmitted. | | | 18H | ACK has been received | No action | 0 | 1 | 0 | Х | STOP condition will be transmitted; STO flag will be reset. | | | | ACK has been received | No action | 1 | 1 | 0 | Х | STOP condition followed by a START condition will be transmitted; STO flag will be reset. | | | | | Load data byte* | 0 | 0 | 0 | Х | Data byte will be transmitted; ACK will be received. | | | _ | SLA+W has been transmitted; | No action | 1 | 0 | 0 | Х | Repeated START will be transmitted. | | <u>‡</u> | 20H | not ACK has been received | No action | 0 | 1 | 0 | Х | STOP condition will be transmitted; STO flag will be reset. | | Master Transmitter | | not Ack has been received | No action | 1 | 1 | 0 | х | STOP condition followed by a START condition will be transmitted; STO flag will be reset. | | Ę | | | Load data byte | 0 | 0 | 0 | Х | Data byte will be transmitted; ACK bit will be received. | | ster | 28H | Data byte in I2CDAT has been transmitted; ACK has been received | No action | 1 | 0 | 0 | Х | Repeated START will be transmitted. | | X a | | | No action | 0 | 1 | 0 | Х | STOP condition will be transmitted; STO flag will be reset. | | | | | No action | 1 | 1 | 0 | х | STOP condition followed by a START condition will be transmitted; STO flag will be reset. | | | | | Load data byte* | 0 | 0 | 0 | Х | Data byte will be transmitted; ACK will be received. | | | | Data byte in I2CDAT has been | No action | 1 | 0 | 0 | Х | Repeated START will be transmitted. | | | 30H | transmitted; not ACK has been | No action | 0 | 1 | 0 | Х | STOP condition will be transmitted; STO flag will be reset. | | | | received | No action | 1 | 1 | 0 | х | STOP condition followed by a START condition will be transmitted; STO flag will be reset. | | | 40H | SLA+R has been transmitted; | No action | 0 | 0 | 0 | 0 | Data byte will be received; not ACK will be returned | | | 40H | ACK has been received | No action | 0 | 0 | 0 | 1 | Data byte will be received; ACK will be returned | | | | | No action | 1 | 0 | 0 | Х | Repeated START condition will be transmitted | | p. | 48H | SLA+R has been transmitted; | No action | 0 | 1 | 0 | Х | STOP condition will be transmitted; STO flag will be reset | | Master Receiver | 46П | not ACK has been received | No action | 1 | 1 | 0 | х | STOP condition followed by a START condition will be transmitted; STO flag will be reset | | er F | FOLI | Data byte has been received; | Read data byte | 0 | 0 | 0 | 0 | Data byte will be received; not ACK will be returned | | ast | 50H | ACK has been returned | Read data byte | 0 | 0 | 0 | 1 | Data byte will be received; ACK will be returned | | Σ | | | Read data byte | 1 | 0 | 0 | Х | Repeated START condition will be transmitted | | | F01. | Data byte has been received; | Read data byte | 0 | 1 | 0 | Х | STOP condition will be transmitted; STO flag will be reset | | | 58H | not ACK has been returned | Read data byte | 1 | 1 | 0 | Х | STOP condition followed by a START condition will be transmitted; STO flag will be reset | | | Ctatus | | Application | softwa | re resp | onse | | Next action taken by I2C hardware | |----------------|----------------|---------------------------------------------------------------------------------------------|-----------------|--------|---------|------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------| | Mode | Status<br>Code | Status of the I2C | To/from I2CDAT | | TO 120 | CCON | | | | | Coue | | TO/TTOTT IZCDAT | STA | STO | SI | AA | | | | 60H | Own SLA+W has been received;<br>ACK has been returned | No action | Х | 0 | 0 | 0/1 | Data byte will be received and not ACK/ACK will be returned | | | 68H | Arbitration lost in SLA+R/W as<br>master; own SLA+W has been<br>received, ACK returned | No action | x | 0 | 0 | 0/1 | Data byte will be received and not ACK/ACK will be returned | | | 70H | General call address (00H) has<br>been received; ACK has been<br>returned | No action | x | 0 | 0 | 0/1 | Data byte will be received and not ACK/ACK will be returned | | Slave Receiver | 78H | Arbitration lost in SLA+R/W as master; general call address has been received, ACK returned | No action | X | 0 | 0 | 0/1 | Data byte will be received and not ACK/ACK will be returned | | Slave | 80H | Previously addressed with own<br>SLV address; DATA has been<br>received; ACK returned | Read data byte | x | 0 | 0 | 0/1 | Data byte will be received and not ACK/ACK will be returned | | | | | Read data byte | 0 | 0 | 0 | 0 | Switched to not addressed SLV mode; no recognition of own SLA or general call address | | | 88H | Previously addressed with own SLA; DATA byte has been | Read data byte | 0 | 0 | 0 | 1 | Switched to not addressed SLV mode; own SLA or general call address will be recognized | | | | received; not ACK returned | Read data byte | 1 | 0 | 0 | 0 | Switched to not addressed SLV mode; no recognition of own SLA or general call address; START condition will be transmitted when the bus becomes free | # SN8F5708 Series | | | | Read data byte | 1 | 0 | 0 | 1 | Switched to not addressed SLV mode; own SLA or general call address will be recognized; START condition will be transmitted when the bus becomes free | |-------------------|------|--------------------------------------------------------------------------------------|----------------|---|------|-------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | 90H | Previously addressed with general call address; DATA has been received; ACK returned | Read data byte | х | 0 | 0 | 0/1 | Data byte will be received and not ACK/ACK will be returned | | | | | Read data byte | 0 | 0 | 0 | 0 | Switched to not addressed SLV mode; no recognition of own SLA or general call address | | | | Previously addressed with | Read data byte | 0 | 0 | 0 | 1 | Switched to not addressed SLV mode; own SLA or general call address will be recognized | | | 98H | general call address; DATA has<br>been received; not ACK<br>returned | Read data byte | 1 | 0 | 0 | 0 | Switched to not addressed SLV mode; no recognition of own SLA or general call address; START condition will be transmitted when the bus becomes free | | | | | Read data byte | 1 | 0 | 0 | 1 | Switched to not addressed SLV mode; own SLA or general call address will be recognized; START condition will be transmitted when the bus becomes free | | | | | No action | 0 | 0 | 0 | 0 | Switched to not addressed SLV mode; no recognition of own SLA or general call address | | | | A STOP condition or repeated | No action | 0 | 0 | 0 | 1 | Switched to not addressed SLV mode; own SLA or general call address will be recognized | | | A0H | START condition has been received while still addressed as SLV/REC or SLV/TRX | No action | 1 | 0 | 0 | 0 | Switched to not addressed SLV mode; no recognition of own SLA or general call address; START condition will be transmitted when the bus becomes free | | | | | No action | 1 | 0 | 0 | 1 | Switched to not addressed SLV mode; own SLA or general call address will be recognized; START condition will be transmitted when the bus becomes free | | | | Own SLA+R has been received; | Load data byte | Х | 0 | 0 | 0 | Last data byte will be transmitted and ACK will be received | | | A8H | ACK has been returned | Load data byte | X | 0 | 0 | 1 | Data byte will be transmitted; ACK will be received. | | | | Arbitration lost in SLA+R/W as | Load data byte | Х | 0 | 0 | 0 | Last data byte will be transmitted and ACK will be received | | | вон | master; own SLA+R has been received, ACK has been returned. | Load data byte | х | 0 | 0 | 1 | Data byte will be transmitted; ACK will be received. | | | | Data byte has been | Load data byte | Х | 0 | 0 | 0 | Last data byte will be transmitted and ACK will be received | | | В8Н | transmitted; ACK will be received. | Load data byte | Х | 0 | 0 | 1 | Data byte will be transmitted; ACK will be received. | | | | | No action | 0 | 0 | 0 | 0 | Switched to not addressed SLV mode; no recognition of own SLA or general call address. | | itter | | Deta hi ta has has a | No action | 0 | 0 | 0 | 1 | Switched to not addressed SLV mode; own SLA or general call address will be recognized. | | Slave Transmitter | СОН | Data byte has been transmitted; not ACK has been received. | No action | 1 | 0 | 0 | 0 | Switched to not addressed SLV mode; no recognition of own SLA or general call address; START condition will be transmitted when the bus becomes free. | | Slav | | | No action | 1 | 0 | 0 | 1 | Switched to not addressed SLV mode; own SLA or general call address will be recognized; START condition will be transmitted when the bus becomes free. | | | | | No action | 0 | 0 | 0 | 0 | Switched to not addressed SLV mode; no recognition of own SLA or general call address. | | | | Last data byte has been | No action | 0 | 0 | 0 | 1 | Switched to not addressed SLV mode; own SLA or general call address will be recognized. | | | C8H | transmitted; ACK has been received. | No action | 1 | 0 | 0 | 0 | Switched to not addressed SLV mode; no recognition of own SLA or general call address; START condition will be transmitted when the bus becomes free. | | | | | No action | 1 | 0 | 0 | 1 | Switched to not addressed SLV mode; own SLA or general call address will be recognized; START condition will be transmitted when the bus becomes free. | | s | F8H | No relevant state information available; SI=0 | No action | | No a | ction | | Wait or proceed current transfer | | on. | 38H | Arbitration lost | No action | 0 | 0 | 0 | Х | I2C will be released; A start condition will be transmitted. | | lane | 3011 | , a situation lost | No action | 1 | 0 | 0 | X | When the bus becomes free. (enter to a master mode) | | Miscellaneous | 00H | Bus error during MST or selected slave modes | No action | 0 | 1 | 0 | X | Only the internal hardware is affected in the MST or addressed SLV modes. In all cases, the bus is released and I2C is switched to the not addressed SLV mode. STO flag is reset. | <sup>&</sup>quot;SLA" means slave address, "R" means R/W=1, "W" means R/W=0 <sup>\*</sup>For applications where NACK doesn't mean the end of communication. ## **SMBSEL Register (0xDE)** | Bit | Field | Туре | Initial | Description | |-----|-------------|------|---------|-------------------------------| | 7 | SMBEXE | R/W | 0 | SMBus extension functionality | | | | | | 0: Disable | | | | | | 1: Enable | | 20 | SMBTOP[2:0] | R/W | 000 | SMBus timeout register | ## SMBDST Register (0xDF) | Bit | Field | Туре | Initial | Description | |-----|-----------|------|---------|-----------------------------------------------------------| | 70 | SMBD[7:0] | R/W | 0x00 | This register is used to provide a read/write access port | | | | | | to the SMBus timeout registers. Data read or written to | | | | | | that register is actually read or written to the Timeout | | | | | | Register which is pointed by the SMBSEL register. | ## IENO Register (0xA8) | Bit | Field | Туре | Initial | Description | |------|-------|------|---------|-----------------------------------------------| | 7 | EAL | R/W | 0 | Interrupts enable. Refer to Chapter Interrupt | | Else | | | | Refer to other chapter(s) | ## IEN1 Register (0xB8) | Bit | Field | Туре | Initial | Description | |------|-------|------|---------|-----------------------------------------------| | 0 | EI2C | R/W | 0 | Interrupts enable. Refer to Chapter Interrupt | | Else | | | | Refer to other chapter(s) | ## P1M Register (0xFA) | Bit | Field | Type | Initial | Description | |------|-------|------|---------|--------------------------------------------| | 5 | P15M | R/W | 0 | 0: Set P1.5 (SDA) as input mode (required) | | | | | | 1: Set P1.5 (SDA) as output mode* | | 4 | P14M | R/W | 0 | 0: Set P1.4 (SCL) as input mode (required) | | | | | | 1: Set P1.4 (SCL) as output mode* | | Else | | | | Refer to other chapter(s) | <sup>\*</sup> The P15M and P14M respectively require be set input mode. ## 22.8 Sample Code The following sample code demonstrates how to perform I2C with interrupt. ``` 1 unsigned int I2CAddr; 2 unsigned int I2C TXData0; 3 unsigned int I2C TXDatan; 4 unsigned int I2C_RXData0; 5 unsigned int I2C_RXDatan; 6 7 void I2CInit(void) 8 { 9 P1M &= 0xCF; // P14 & P15 as input 10 // configure I2C clock(T1) and enable I2C. 11 12 I2CCON \mid = 0 \times C3; TMOD = 0 \times 60; // auto reload 13 TCON0 = 0x07; // Fosc/1 14 15 TH1 = 0xF6; //400kHz TL1 = 0xF6; //400kHz or 16 17 TH1 = 0xD8; //100kHz TL1 = 0xD8; //100kHz 18 19 TR1 = 1; 20 // enable I2C interrupt 21 EI2C = 1; 22 //enable global interrupt 23 EAL = 1; 24 25 // START (STA) = 1 I2CCON \mid = 0 \times 20; 26 27 } 28 void I2cInterrupt(void) interrupt ISRI2c //0x43 29 { 30 switch (I2CSTA) 31 32 // tx mode 33 case 0x08: 34 // START (STA) = 0 I2CCON &= 0xDF; 35 I2CDAT = I2CAddr; // Tx/Rx addr 36 break; 37 case 0x18: // write first byte 38 I2CDAT = I2C_TXData0; 39 break; 40 case 0x28: // write n byte 41 I2CDAT = I2C TXDatan; 42 break; 43 // STOP (STO) case 0x30: 44 I2CCON \mid = 0 \times 10; 45 break; 46 // rx mode 47 case 0x40: // get slave addr 48 I2CCON |= 0 \times 04; // AA = 1 49 break; 50 case 0x50: // read n byte 51 I2C RXData0 = I2CDAT; 52 I2CCON &= 0xFB; // AA = 0 53 break; ``` ``` 54 case 0x58: // read last byte & stop I2C_RXDatan = I2CDAT; 55 56 I2CCON \mid = 0 \times 10; // STOP (STO) 57 break; 58 default: 59 I2CCON \mid = 0 \times 10; // STOP (STO) 60 } 61 62 I2CCON &= 0xF7; // Clear I2C flag (SI) 63 } ``` ## 23 In-System Program SN8F5708 builds in an on-chip 16 KB program memory, aka IROM, which is equally divided to 512 pages (32 bytes per page). The in-system program is a procedure that enables a firmware to freely modify every page's data; in other word, it is the channel to store value(s) into the non-volatile memory and/or live update firmware. | 0x3FFF | Page 511 | |--------|----------| | 0x3FE0 | 3 | | 0x3FDF | Page 510 | | 0x3FC0 | rage 310 | | | | | 0x003F | Page 1 | | 0x0020 | Tage 1 | | 0x001F | | | 0x0000 | Page 0 | Program memory (IROM) ## 23.1 Page Program Because each page of the program memory has 32 bytes in length, a page program procedure requires 32 bytes IRAM as its data buffer. | ISP ROM MAP | | ROM address bit0~bit4 (hex) =0 | |------------------------------|------|-----------------------------------------------------------------------------------------------------------------------| | ROM address bit5~bit15 (hex) | 0000 | These pages include reset vector and interrupt sector. We strongly recommend to reserve the area not to do ISP erase. | | | 0020 | | | | 0040 | | | | | | | | 00C0 | | | | 00E0 | | | | 0100 | One ISP Program Page | | | 0120 | One ISP Program Page | | | | One ISP Program Page | | | 1000 | One ISP Program Page | | | 1020 | One ISP Program Page | | | | One ISP Program Page | | | 3700 | One ISP Program Page | | | 3720 | One ISP Program Page | | | | One ISP Program Page | | | 3FE0 | This page includes ROM reserved area. We strongly recommend to reserve the area not to do ISP erase. | These configurations must be setup completely before starting Page Program. ISP is configured using the following steps: - 1. Save program data into IRAM. The data continues for 32 bytes. - 2. Set the start address of the content location to PERAM. - 3. Set the start address of the anticipated update area to PEROM [15:5]. (By PEROMH/PRROML registers) - 4. Write '0xA5A' into PECMD [11:0] to trigger ISP function. Before writing '0x5A' into PECMD[7:0], PECMD[11:8] must be written '0xA'. - 5. Write 'NOP' instruction twice. As an example, assume the 510<sup>th</sup> page of program memory (IROM, 0x3FC0 – 0x3FDF) is the anticipated update area; the content is already stored in IRAM address 0x60 – 0x7F. To perform the in-system program, simply write starting IROM address 0x3FC0 to EPROMH/EPROML registers, and then specify buffer starting address 0x60 to EPRAM register. Subsequently, write '0xA5A' into PECMD [11:0] registers to duplicate the buffer's data to 510<sup>th</sup> page of IROM. In general, every page has the capability to be modified by in-system program procedure. However, since the first and least pages (page 0 and 511) respectively stores reset vector and information for power-on controller, incorrectly perform page program (such as turn off power while programming) may cause faulty power-on sequence / reset. #### \* Note: - 1. Watch dog timer should be clear before the Flash write (program) operation, or watchdog timer would overflow and reset system during ISP operating. - 2. Don't execute ISP flash ROM program operation for the first page and the last page, or affect program operation. - 3. ISP operation (page program) actually perform Flash erase and program procedures in the background. Don't execute ISP flash ROM program operation in low-voltage condition (ex. VDD < 2.5V), or ISP operation maybe not complete before power-off. # 23.2 In-system Program Register | Register | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-------------|-------------|-------------|-------------|--------|--------------|--------------|-------------|-------------| | PERAM | PERAM7 | PERAM6 | PERAM5 | PERAM4 | PERAM3 | PERAM2 | PERAM1 | PERAM0 | | PEROM | PEROM1 | PEROM1 | PEROM1 | PEROM1 | PEROM1 | PEROM1 | PEROM | PEROM | | | | | | | | | | | | Н | 5 | 4 | 3 | 2 | 1 | 0 | 9 | 8 | | H<br>PEROML | 5<br>PEROM7 | 4<br>PEROM6 | 3<br>PEROM5 | 2 | 1<br>PECMD11 | 0<br>PECMD10 | 9<br>PECMD9 | 8<br>PECMD8 | #### PERAM Register (0x97) | Bit | Field | Type | Initial | Description | |-----|------------|------|---------|-----------------------------------------| | 70 | PERAM[7:0] | R/W | 0x00 | The first address of data buffer (IRAM) | #### PEROMH Register (0x96) | Bit | Field | Туре | Initial | Description | |-----|-------------|------|---------|-----------------------------------------------------------------------------------| | 70 | PEROM[15:8] | R/W | 0x00 | The first address (15 <sup>th</sup> – 8 <sup>th</sup> bit) of program page (IROM) | #### PEROML Register (0x95) | Bit | Field | Туре | Initial | Description | |-----|-------------|------|---------|--------------------------------------------------------------| | 75 | PEROM[7:5] | R/W | 000 | The first address $(7^{th} - 5^{th})$ of program page (IROM) | | 4 | Reserved | R | 0 | | | 30 | PECMD[11:8] | W | - | 0xA: Enable in-system program | | | | | | Else values: Disable in-system program* | <sup>\*</sup> Disabling in-system program can avoid mistakenly trigger ISP function. #### PECMD Register (0x94) | Bit | Field | Туре | Initial | Description | |-----|------------|------|---------|----------------------------------------| | 70 | PECMD[7:0] | W | - | 0x5A: Start page program procedure*(1) | | | | | | Else values: Reserved*(2) | <sup>\*(1)</sup> Before writing '0x5A' into PECMD[7:0], PECMD[11:8] must be written '0xA'. <sup>\*(2)</sup> Not permitted to write any other to PECMD register. # 23.3 Sample Code ``` unsigned cahr idata dataBuffer[32] _at_ 0xE0; // IRAM 0xE0 to 0xFF void SYSIspSetDataBuffer(unsigned char address, unsigned char data) { dataBuffer[address & 0x1F] = data; } void SYSIspStart(unsigned int pageAddress) { ISP(pageAddress, 0xE0); } ``` #### **24 Electrical Characteristics** # 24.1 Absolute Maximum Ratings | Voltage applied at VDD to VSS | 0.3V to 6.0V | |-----------------------------------|------------------| | Voltage applied at any pin to VSS | 0.3V to VDD+0.3V | | Operating ambient temperature | 40°C to 85°C | | Storage ambient temperature | 40°C to 125°C | # **24.2** System Operation Characteristics | | Parameter | Test Condition | MIN | TYP | MAX | UNIT | |----------------------------------------------------------------------|-------------------------------|--------------------------|-------|------|-------|--------| | VDD | Operating voltage | fcpu = 1MHz | 1.8 | | 5.5 | V | | $V_{DR}$ | RAM data retention Voltage | | 1.5 | | | V | | $V_{POR}$ | VDD rising rate* | | 0.05 | | | V/ms | | | | VDD = 3V, fcpu = 0.25MHz | | 2.05 | | mA | | | | VDD = 5V, fcpu = 0.25MHz | | 2.06 | | mA | | | Normal made cumply current | VDD = 3V, fcpu = 1MHz | | 2.25 | | mA | | IDD1 | Normal mode supply current | VDD = 5V, fcpu = 1MHz | | 2.30 | | mA | | | | VDD = 3V, fcpu = 8MHz | | 3.50 | | mA | | | | VDD = 5V, fcpu = 8MHz | | 3.55 | | mA | | | CTOD made cumply gurrent | VDD = 3V | | 3.5 | 8.5 | μΑ | | IDD2 | STOP mode supply current | VDD = 5V | | 4.0 | 9.0 | μΑ | | | IDLE mode supply current | VDD = 3V, 32MHz IHRC | | 0.63 | | mA | | | | VDD = 5V, 32MHz IHRC | | 0.65 | | mA | | 1 | | VDD = 3V, 16MHz Crystal | | 0.65 | | mA | | IDD3 | (fcpu = 1MHz) | VDD = 5V, 16MHz Crystal | | 1.25 | | mA | | | | VDD = 3V, 4MHz Crystal | | 0.60 | | mA | | I <sub>DD1</sub> I <sub>DD2</sub> I <sub>DD3</sub> F <sub>IHRC</sub> | | VDD = 5V, 4MHz Crystal | | 0.75 | | mA | | | | VDD = 1.8V to 5.5V, 25°C | 31.84 | 32 | 32.16 | MHz | | | | VDD = 1.8V to 5.5V, | 31.68 | | 31.99 | MHz | | $F_{IHRC}$ | Internal high clock generator | 25°C to 85°C | 31.00 | | 31.33 | IVITIZ | | | | VDD = 1.8V to 5.5V, | 32.31 | | 32.64 | MHz | | | | -40°C to 25°C | 32.31 | | 32.04 | IVITIZ | | FILRC | Internal low clock generator | VDD = 5V, 25°C | 12 | 16 | 24 | kHz | | Vuunun | LVD18 detect voltage | 25°C | 1.6 | 1.7 | 1.8 | V | | V <sub>LVD18</sub> | LADIO defect Anitake | -40°C to 85°C | 1.5 | 1.7 | 1.9 | V | | $V_{LVD24}$ | LVD24 detect voltage | 25°C | 2.3 | 2.4 | 2.5 | V | | | | | | | | | | | | -40°C to 85°C | 2.2 | 2.4 | 2.6 | V | |------------------------------------------|----------------------|---------------|------|-----|-----|---| | ., | LVD33 detect voltage | 25°C | 3.2 | 3.3 | 3.4 | V | | V LVD33 | | -40°C to 85°C | 3.0 | 3.3 | 3.6 | V | | V <sub>ESD_HBM</sub> ESD human body mode | | | 3000 | | | V | | V <sub>ESD_MN</sub> | ₁ ESD machine mode | | 300 | | | V | <sup>\*</sup> Parameter(s) with star mark are non-verified design reference. Ambient temperature is 25°C. ## • IHRC Frequency - Temperature Graph The IHRC Graphs are for design guidance, not tested or guaranteed. In some graphs, the data presented are outside specified operating range. This is for information only and devices are guaranteed to operate properly only within the specified range. #### 24.3 **GPIO Characteristics** | | Parameter | Test Condition | MIN | TYP | MAX | UNIT | |-------------------|----------------------------------------------|-------------------------------------|--------|-----|--------|------| | V <sub>IL</sub> | Low-level input voltage | | VSS | | 0.3VDD | V | | V <sub>IH</sub> | High-level input voltage | | 0.7VDD | | VDD | V | | I <sub>LEKG</sub> | I/O port input leakage current | $V_{IN} = VDD$ | | | 2 | μΑ | | <b>D</b> | Pull-up resister | VDD = 3V | 100 | 200 | 300 | kΩ | | $R_{UP}$ | | VDD = 5V | 50 | 100 | 150 | kΩ | | Іон | I/O output source current | VDD = 5V, V <sub>O</sub> = VDD-0.5V | 12 | 16 | | mA | | I <sub>OL1</sub> | I/O sink current (P14 – P17, P2, P3, P4, P5) | VDD = 5V, V <sub>O</sub> = VSS+0.5V | 15 | 20 | | mA | | I <sub>OL2</sub> | I/O sink current (P0, P10 – P13) | VDD = 5V, V <sub>0</sub> = VSS+1.5V | 80 | 100 | | mA | <sup>\*</sup> Ambient temperature is 25°C. #### • I/O Slew Rate A.C. Electrical Characteristics | Typ. Value in Condition C∟=8pF | | | | | | | |--------------------------------|--------------------------------|--------------------------------|--|--|--|--| | VDD (V) | Rise Time, T <sub>R</sub> (ns) | Fall Time, T <sub>F</sub> (ns) | | | | | | 5.0 | 2.15 | 2.20 | | | | | | 4.0 | 2.25 | 2.25 | | | | | | 3.0 | 2.45 | 2.40 | | | | | | 2.0 | 4.80 | 2.90 | | | | | | 1.8 | 6.60 | 3.90 | | | | | # 24.4 ADC Characteristics | | Parameter | Test Condition | MIN | TYP | MAX | UNIT | |-------------------|--------------------------------|----------------|----------------------|------|----------------------|------| | V <sub>ADC</sub> | Operating voltage | | 2.0 | | 5.5 | V | | V <sub>AIN</sub> | AINO channels input voltage | VDD = 5V | 0 | | $V_{REFH}$ | V | | $V_{REFH}$ | AVREFH pin input voltage | VDD = 5V | V <sub>REFL</sub> +2 | | VDD | V | | $V_{REFL}$ | AVREFL pin input voltage | VDD = 5V | VSS | | V <sub>REFH</sub> -2 | V | | V <sub>EREF</sub> | External reference voltage | VDD = 5V | 2.0 | | VDD | V | | | Internal VDD reference voltage | VDD = 5V | | VDD | | V | | \ / | Internal 4V reference voltage | VDD = 5V | 3.92 | 4 | 4.08 | V | | $V_{IREF}$ | Internal 3V reference voltage | VDD = 5V | 2.94 | 3 | 3.06 | V | | | Internal 2V reference voltage | VDD = 5V | 1.96 | 2 | 2.04 | V | | | ADC assessed as a superstine | VDD = 3V | | 0.65 | | mA | | I <sub>AD</sub> | ADC current consumption | VDD = 5V | | 0.70 | | mA | | f ADCLK | ADC clock | VDD = 5V | | | 32 | MHz | | | - | | | | | | | $f_{ADSMP}$ | ADC sampling rate | VDD = 5V | | | 500 | kHz | |---------------------|----------------------------|-----------------------|-----|------|-----|-----| | t ADEN | ADC function enable period | VDD = 5V | 100 | | | μs | | | | $f_{ADSMP} = 62.5kHz$ | | ±1 | | LSB | | DNL | Differential nonlinearity* | $f_{ADSMP} = 250kHz$ | | ±1 | | LSB | | | | $f_{ADSMP} = 500kHz$ | | ±4.5 | | LSB | | | | $f_{ADSMP} = 62.5kHz$ | | ±2 | | LSB | | INL | Integral Nonlinearity* | $f_{ADSMP} = 250kHz$ | | ±2.5 | | LSB | | | | $f_{ADSMP} = 500kHz$ | | ±4.5 | | LSB | | | | $f_{ADSMP} = 62.5kHz$ | 10 | 11 | 12 | Bit | | NMC | No missing code* | $f_{ADSMP} = 250kHz$ | | 11 | | Bit | | | | $f_{ADSMP} = 500kHz$ | | 9 | | Bit | | V <sub>OFFSET</sub> | Input offset voltage | Non-trimmed | -10 | 0 | 10 | mV | <sup>\*</sup> Parameters with star mark: VDD = 5V, V<sub>REFH</sub> = 2.4V, 25°C. #### 24.5 **OPA Characteristics** | | Parameter | Test Condition | MIN | TYP | MAX | UNIT | |----------------|-------------------------------|------------------------------------------|--------|-----|---------------|------| | A C | Operating voltage | | 2.0 | | 5.5 | V | | _ | OPA current consumption | VDD = 3V | | 90 | | μΑ | | , C | | VDD = 5V | | 100 | | μΑ | | 1 C | Common mode input range | VDD = 5V | VSS | | VDD | V | | FSET I | Input offset voltage | VDD = 5V | 0 | | 10 | mV | | RR P | Power supply Rejection Ratio* | V <sub>CM</sub> = VSS | 50 | | 70 | dB | | RR C | Common mode Rejection Ratio | *V <sub>CM</sub> = -0.3V to 5V, VDD = 5V | 50 | | | dB | | _ | Onen leen gein* | V <sub>O</sub> = 0.2V to VDD-0.2V, | 00 | | 40 | | | | Open loop gain* | $V_{CM} = VSS$ | 90 | | VDD 10 r 70 ( | dB | | C | Output voltage swing | V <sub>OPP</sub> = 2.5V | VSS+15 | | VDD-15 | mV | | | Outrout about accompant | Vdd=5V (Vdd-1/2*Vdd an | d | 25 | | Л | | ( | Output short current | Vss+1/2*Vdd) | | 25 | | mA | | _ | Output class rata | VDD = 5V, Vo rising | | 5 | | μs | | R C | Output siew rate | VDD = 5V, V <sub>O</sub> falling | | 5 | | μs | | <sub>R</sub> C | Output slew rate | VDD = 5V, V <sub>O</sub> rising | | | | | <sup>\*</sup> Parameters with star mark are non-verified design reference. # **24.6** Comparator Characteristics | | Parameter | Test Condition | MIN | TYP | MAX | UNIT | |--------------------|-------------------------|-----------------------------|-----|-----|-----|------| | V <sub>CMP</sub> | Operating Voltage | | 2.0 | | 5.5 | V | | I <sub>CMP</sub> | Current consumption* | VDD = 5V | | 100 | | μΑ | | V <sub>OFFSE</sub> | ⊤ Input offset voltage* | $VDD = 5V, V_{CM} = 0.5VDD$ | -5 | | 5 | mV | | т | Pasnansa tima | VDD = 5V, $V_0$ rising | | 100 | | ns | |------------------|-------------------------------|----------------------------------|---------|-----|---------|----| | $T_{RS}$ | Response time | VDD = 5V, V <sub>O</sub> falling | | 100 | | ns | | T <sub>OSR</sub> | Output claw rate | VDD = 5V, $V_0$ rising | | 20 | | ns | | | Output slew rate | VDD = 5V, V <sub>O</sub> falling | | 20 | | ns | | | Internal 4V reference voltage | VDD = 5V | 3.92 | 4 | 4.08 | V | | $V_{IREF}$ | Internal 3V reference voltage | VDD = 5V | 2.94 | 3 | 3.06 | V | | | Internal 2V reference voltage | VDD = 5V | 1.96 | 2 | 2.04 | V | | V <sub>CMR</sub> | Common mode input voltage | VDD = 5V | VSS+0.5 | | VDD-0.5 | ٧ | <sup>\*</sup> Parameters with star mark are non-verified design reference. | VDD=5V | Voffset | |------------------|--------------| | \/m = Figh 2 Fi/ | Vp-Vn = 4mV | | Vp = Ext 2.5V | Vp-Vn = -3mV | | VDD=3V | Voffset | | Vn - 5v+ 1 5V | Vp-Vn = 7mV | | Vp = Ext 1.5V | Vp-Vn = 0mV | | VDD=2V | Voffset | | \/n = Firt 1 0\/ | Vp-Vn = -1mV | | Vp = Ext 1.0V | Vp-Vn = 3mV | | VDD=5V | Voffset | |-------------------|---------------| | \/n = \ln + 4.0\/ | Vp-Vn = 0mV | | Vp = Int 4.0V | Vp-Vn = -16mV | | VDD=3V | Voffset | | \/n = \n+ 2 0\/ | Vp-Vn = 9mV | | Vp = Int 3.0V | Vp-Vn = -5mV | | VDD=2V | Voffset | | \/n = \ln+ 2 0\/ | Vp-Vn = -5mV | | Vp = Int 2.0V | Vp-Vn = -15mV | # 24.7 Flash Memory Characteristics | | Parameter | Test Condition | MIN | TYP | MAX | UNIT | |-----------------|----------------|----------------|-----|------|-----|-------| | $V_{\text{dd}}$ | Supply voltage | | 1.8 | | 5.5 | V | | Ten | Endurance time | 25°C | | 100K | | cycle | | $I_{wrt}$ | Write current | 25°C | 3 | 4 | mA | |------------------|---------------|-----------------------------|---|---|----| | T <sub>wrt</sub> | Write time | Write 1 page=32 bytes, 25°C | 6 | 8 | ms | ## 24.8 I2C interface characteristics | Symbol | Parameter | Typical Formula | UNIT | |----------------------------|-------------------------------------|--------------------|------| | t <sub>H</sub> (SCL) | SCL clock high time | 2* fsck | μs | | t <sub>L</sub> (SCL) | SCL clock low time | 2* fsck | μs | | t <sub>SU</sub> (SDA) | SDA setup time | 2* fsck -7*fcpu | μs | | t <sub>h</sub> (SDA) | SDA data hold time | 7*fcpu | μs | | t <sub>h</sub> (STA) | START condition hold time | 4* fsck | μs | | t <sub>SU</sub> (STA) | Repeated START condition setup time | 2* fsck | μs | | t <sub>SU</sub> (STO) | STOP condition setup time | 4* fsck +8*fcpu | μs | | T <sub>BUF</sub> (STO:STA) | STOP to START condition time | 4/3* fsck +10*fcpu | μs | <sup>\*</sup>Standard mode I2C fsck = 100KHz, Fast mode I2C fsck = 400KHz #### 25 Instruction Set This chapter categorizes the SN8F5708 microcontroller's comprehensive assembly instructions. It includes five categories—arithmetic operation, logic operation, data transfer operation, Boolean manipulation, and program branch—which are fully compatible with standard 8051. #### Symbol description | cations or any Special Function Register | |-------------------------------------------------| | RAM location addressed by register R0 or R1 | | perand) | | operand) | | cated in internal RAM, or any flag of bit- | | n Registers | | LL or LJMP, can be anywhere within the 64-Kbyte | | ddress space | | LL or AJMP, within the same 2-Kbyte page of | | t byte of the following instruction | | nps include an 8-bit offset byte. Its range is | | the first byte of the following instruction | | | | | #### **Arithmetic operations** | - | | |----------------|-----------------------------------------------------------------| | Mnemonic | Description | | ADD A, Rn | Add register to accumulator | | ADD A, direct | Add directly addressed data to accumulator | | ADD A, @Ri | Add indirectly addressed data to accumulator | | ADD A, #data | Add immediate data to accumulator | | ADDC A, Rn | Add register to accumulator with carry | | ADDC A, direct | Add directly addressed data to accumulator with carry | | ADDC A, @Ri | Add indirectly addressed data to accumulator with carry | | ADDC A, #data | Add immediate data to accumulator with carry | | SUBB A, Rn | Subtract register from accumulator with borrow | | SUBB A, direct | Subtract directly addressed data from accumulator with borrow | | SUBB A, @Ri | Subtract indirectly addressed data from accumulator with borrow | | SUBB A, #data | Subtract immediate data from accumulator with borrow | | INC A | Increment accumulator | | INC Rn | Increment register | | INC direct | Increment directly addressed location | | INC @Ri | Increment indirectly addressed location | | INC DPTR | Increment data pointer | | DEC A | Decrement accumulator | | DEC Rn | Decrement register | | DEC direct | Decrement directly addressed location | | DEC @Ri | Decrement indirectly addressed location | | MUL AB | Multiply A and B | | DIV | Divide A by B | | DA A | Decimally adjust accumulator | | | | # **Logic operations** | Mnemonic | Description | |-------------------|---------------------------------------------------| | ANL A, Rn | AND register to accumulator | | ANL A, direct | AND directly addressed data to accumulator | | ANL A, @Ri | AND indirectly addressed data to accumulator | | ANL A, #data | AND immediate data to accumulator | | ANL direct, A | AND accumulator to directly addressed location | | ANL direct, #data | AND immediate data to directly addressed location | | ORL A, Rn | OR register to accumulator | | ORL A, direct | OR directly addressed data to accumulator | |-------------------|---------------------------------------------------| | ORL A, @Ri | OR indirectly addressed data to accumulator | | ORL A, #data | OR immediate data to accumulator | | ORL direct, A | OR accumulator to directly addressed location | | ORL direct, #data | OR immediate data to directly addressed location | | XRL A, Rn | Exclusive OR (XOR) register to accumulator | | XRL A, direct | XOR directly addressed data to accumulator | | XRL A, @Ri | XOR indirectly addressed data to accumulator | | XRL A, #data | XOR immediate data to accumulator | | XRL direct, A | XOR accumulator to directly addressed location | | XRL direct, #data | XOR immediate data to directly addressed location | | CLR A | Clear accumulator | | CPL A | Complement accumulator | | RL A | Rotate accumulator left | | RLC A | Rotate accumulator left through carry | | RR A | Rotate accumulator right | | RRC A | Rotate accumulator right through carry | | SWAP A | Swap nibbles within the accumulator | | | | #### **Data transfer operations** | Data transier operations | | |--------------------------|---------------------------------------------------------------| | Mnemonic | Description | | MOV A, Rn | Move register to accumulator | | MOV A, direct | Move directly addressed data to accumulator | | MOV A, @Ri | Move indirectly addressed data to accumulator | | MOV A, #data | Move immediate data to accumulator | | MOV Rn, A | Move accumulator to register | | MOV Rn, direct | Move directly addressed data to register | | MOV Rn, #data | Move immediate data to register | | MOV direct, A | Move accumulator to direct | | MOV direct, Rn | Move register to direct | | MOV direct1, | Move directly addressed data to directly addressed location | | direct2 | | | MOV direct, @Ri | Move indirectly addressed data to directly addressed location | | MOV direct, #data | Move immediate data to directly addressed location | | MOV @Ri, A | Move accumulator to indirectly addressed location | | MOV @Ri, direct | Move directly addressed data to indirectly addressed location | | | | | MOV @Ri, #data | Move immediate data to in directly addressed location | |-------------------|--------------------------------------------------------| | MOV DPTR, #data16 | Load data pointer with a 16-bit immediate | | MOVC A, @A+DPTR | Load accumulator with a code byte relative to DPTR | | MOVC A, @A+PC | Load accumulator with a code byte relative to PC | | MOVX A, @Ri | Move external RAM (8-bit address) to accumulator | | MOVX A, @DPTR | Move external RAM (16-bit address) to accumulator | | MOVX @Ri, A | Move accumulator to external RAM (8-bit address) | | MOVX @DPTR, A | Move accumulator to external RAM (16-bit address) | | PUSH direct | Push directly addressed data onto stack | | POP direct | Pop directly addressed location from stack | | XCH A, Rn | Exchange register with accumulator | | XCH A, direct | Exchange directly addressed location with accumulator | | XCH A, @Ri | Exchange indirect RAM with accumulator | | XCHD A, @Ri | Exchange low-order nibbles of indirect and accumulator | | | | #### **Boolean manipulation** | Doorcan mampanation | | |---------------------|---------------------------------------------------| | Mnemonic | Description | | CLR C | Clear carry flag | | CLR bit | Clear directly addressed bit | | SETB C | Set carry flag | | SETB bit | Set directly addressed bit | | CPL C | Complement carry flag | | CPL bit | Complement directly addressed bit | | ANL C, bit | AND directly addressed bit to carry flag | | ANL C, /bit | AND complement of directly addressed bit to carry | | ORL C, bit | OR directly addressed bit to carry flag | | ORL C, /bit | OR complement of directly addressed bit to carry | | MOV C, bit | Move directly addressed bit to carry flag | | MOV bit, C | Move carry flag to directly addressed bit | | | | # **Program branches** | • | | |---------------------|----------------------------------------------------------------------| | Mnemonic | Description | | ACALL addr11 | Absolute subroutine call | | LCALL addr16 | Long subroutine call | | RET | Return from subroutine | | RETI | Return from interrupt | | AJMP addr11 | Absolute jump | | LJMP addr16 | Long jump | | SJMP rel | Short jump (relative address) | | JMP @A+DPTR | Jump indirect relative to the DPTR | | JZ rel | Jump if accumulator is zero | | JNZ rel | Jump if accumulator is not zero | | JC rel | Jump if carry flag is set | | JNC rel | Jump if carry flag is not set | | JB bit, rel | Jump if directly addressed bit is set | | JNB bit, rel | Jump if directly addressed bit is not set | | JBC bit, rel | Jump if directly addressed bit is set and clear bit | | CJNE A, direct, rel | Compare directly addressed data to accumulator and jump if not equal | | CJNE A, #data, rel | Compare immediate data to accumulator and jump if not equal | | CJNE Rn, #data, rel | Compare immediate data to register and jump if not equal | | CJNE @Ri, #data, | Compare immediate to indirect and jump if not equal | | rel | | | DJNZ Rn, rel | Decrement register and jump if not zero | | DJNZ direct, rel | Decrement directly addressed location and jump if not zero | | NOP | No operation for one cycle | | | | #### **26 Development Environment** SONIX provides an Embedded ICE emulator system to offer SN8F5708 firmware development. The platform is an in-circuit debugger and controlled by Keil C51 IDE software on Microsoft Windows platform. The platform includes SN-Link3, SN8F5708 Starter-kit and Keil C51 IDE software to build a high-speed, low cost, powerful and multi-task development environment including emulator, debugger and programmer. To execute emulation is like run real chip because the emulator circuit integrated in SN8F5708 to offer a real development environment. ## 26.1 Minimum Requirement The following items are essential to build up an appropriate development environment. The compatibility is verified on listed versions, and is expected to execute perfectly on later version. SN-Link related information is available to download on SONiX website (www.sonix.com.tw); Keil C51 is downloadable on www.keil.com/c51. - SN-Link3 Adapter with updated firmware version 1.02 - SN-Link Driver for Keil C51 version 1.00.317 - Keil C51 version 9.50a and 9.54a or greater. #### **26.2** Debug Interface Hardware The circuit below demonstrates the appropriate method to connect microcontroller's SWAT pin and SN-Link3 Adapter II. Before starting debug, microcontroller's power (VDD) must be switched off. Connect the SWAT to both 6<sup>th</sup> and 8<sup>th</sup> pins of SN-Link, and respectively link VDD and VSS to 7<sup>th</sup> pin and 2<sup>nd</sup> pin. A handshake procedure would be automatically started by turn on the microcontroller, and SN-Link's green LED (Run) indicates the success of connection (refer *SN8F5000 Debug Tool Manual* for further detail). # 26.3 Development Tool #### SN-Link3 Adapter Starter-Kit support SN8F5708 series MP5 Writer #### 27 SN8F5708 Starter-Kit SN8F5000 Starter-Kit provides easy-development platform. It includes SN8F5000 family real chip and I/O connectors to input signal or drive device of user's application. It is a simple platform to develop application as target board not ready. The Starter-Kit can be replaced by target board, because SN8F5000 family integrates embedded ICE in-circuit debugger circuitry. ## **27.1** Configurations of Circuit These configurations must be setup completely before starting Starter-Kit developing. - 1. Confirm to the circuit board whether elements are complete. - 2. The power source of Starter-Kit circuit is chosen from 5.0V, 3.3V, external power or Micro USB via jumper. - 3. The power source comes from 5.0V or 3.3V which must be connect to DC 7.5V power adapter. - 4. If the power source is chosen from external power, then external power source connects to EXT pin. - 5. The "RST" pin needs to connect pull high resister to VDD when external reset is chosen to use. - 6. The "XIN" pin and the "XOUT" pin need to connect crystal/resonator oscillator components when system clock is setting crystal or RTC mode. - 7. The "XIN" pin needs to connect external clock source when system clock is setting external clock input mode. - 8. The Debug Port can connect SN-LINK Adapter for emulation or download code. - 9. The MCU LED will light up and SN8F5000 family chip will be connected to power when power (VDD) is switched on. #### 27.2 Schematic #### 27.3 Floor Plan of PCB layout # **27.4** Component Description | Number | Description | |---------------|---------------------------------------------------| | C30 – C41 | 12-ch ADC capacitors. | | C42 – C45 | AVREFH/AVREFL capacitors. | | D12 | MCU LED | | J11 | DC 7.5V power adapter | | J13/J15 | External power source. | | SW21 | External reset trigger source | | J14 | VDD power source is 5.0V, 3.3V or external power. | | J21 | Debug Port | | J30 – J35 | I/O connector. | | R21, C21 | External reset pull-high resister and capacitor. | | R22, R23 | I2C pull-high resisters. | | SW11 | Target power (VDD) switch | | U21 | SN8F5708F real chip (Sonix standard option). | | Y21, C22, C23 | External crystal/resonator oscillator components. | | | | ## 28 ROM Programming Pin SN8F5708 Series Flash ROM erase/program/verify support SN-Link and MP5 Writer - SN-Link: Debug interface and on board programming. - MP5 Writer: For SN8F5708 series version mass programming. #### 28.1 MP5 Hardware Connecting Different package type with MCU programming connecting is as following, DIP, SOP, SSOP, TSSOP and QFN Illustration. MP5 Software operation interface is as following. # 28.2 MP5 Writer Transition Board Socket Pin Assignment MP5 Writer Transition Board: # 28.3 MP5 Writer Programming Pin Mapping | Writer Co | nnector | | SN8F5708F/J | | SN8F570870J | | SN8F5707F | | SN8F57086J | | |------------------|----------------|-------------------|-------------------|------------------|-------------------|------------------|----------------------|------------------|-------------------|------------------| | J2 Pin<br>Number | J2 Pin<br>Name | MCU Pin<br>Number | MCU Pin<br>Number | J1 Pin<br>Number | MCU Pin<br>Number | J1 Pin<br>Number | MCU<br>Pin<br>Number | J1 Pin<br>Number | MCU Pin<br>Number | J1 Pin<br>Number | | 1 | VDD | VDD | 42 | 42 | 39 | 40 | 39 | 41 | 35 | 39 | | 2 | GND | VSS | 43 | 43 | 40 | 41 | 40 | 42 | 36 | 40 | | 7 | SWAT | P4.0 | 39 | 39 | 36 | 37 | 36 | 38 | 32 | 36 | | 9 | SWAT | P4.0 | 39 | 39 | 36 | 37 | 36 | 38 | 32 | 36 | | 20 | PDB | P1.4 | 8 | 8 | 7 | 8 | 7 | 9 | 7 | 11 | | Writer Co | onnector | | SN8F5705F/J SN8I | | SN8F570 | 84K/S/T | SN8F57084J | | SN8F57082S/T | | |------------------|----------------|-------------------|-------------------|------------------|-------------------|------------------|----------------------|------------------|-------------------|------------------| | J2 Pin<br>Number | J2 Pin<br>Name | MCU Pin<br>Number | MCU Pin<br>Number | J1 Pin<br>Number | MCU Pin<br>Number | J1 Pin<br>Number | MCU<br>Pin<br>Number | J1 Pin<br>Number | MCU Pin<br>Number | J1 Pin<br>Number | | 1 | VDD | VDD | 28 | 36 | 28 | 38 | 24 | 34 | 20 | 34 | | 2 | GND | VSS | 29 | 37 | 1 | 11 | 25 | 35 | 1 | 15 | | 7 | SWAT | P4.0 | 25 | 33 | 25 | 35 | 21 | 31 | 17 | 31 | | 9 | SWAT | P4.0 | 25 | 33 | 25 | 35 | 21 | 31 | 17 | 31 | |----|------|------|----|----|----|----|----|----|----|----| | 20 | PDB | P1.4 | 7 | 15 | 11 | 21 | 7 | 17 | 7 | 21 | | Writer Co | nnector | | SN8F570822T SN8F570812S | | SN8F57085T | | SN8F57087T | | | | |------------------|----------------|-------------------|-------------------------|------------------|-------------------|------------------|----------------------|------------------|-------------------|------------------| | J2 Pin<br>Number | J2 Pin<br>Name | MCU Pin<br>Number | MCU Pin<br>Number | J1 Pin<br>Number | MCU Pin<br>Number | J1 Pin<br>Number | MCU<br>Pin<br>Number | J1 Pin<br>Number | MCU Pin<br>Number | J1 Pin<br>Number | | 1 | VDD | VDD | 1 | 15 | 13 | 29 | 16 | 32 | 15 | 31 | | 2 | GND | VSS | 2 | 16 | 14 | 30 | 1 | 17 | 16 | 32 | | 7 | SWAT | P4.0 | 20 | 34 | 12 | 28 | 15 | 31 | 14 | 30 | | 9 | SWAT | P4.0 | 20 | 34 | 12 | 28 | 15 | 31 | 14 | 30 | | 20 | PDB | P1.4 | 7 | 21 | 1 | 17 | 4 | 20 | 9 | 25 | # 28.4 SN-Link ISP Programming SN-Link ISP programming hardware and software are as following. # 28.5 SN-Link ISP Programming Pin Mapping | SN-Link Co | nnector | MCU | SN8F5708F/J | SN8F570870J | SN8F5707F | SN8F57086J | |---------------|-------------|-------------------|-------------|-------------|------------|------------| | Pin<br>Number | Pin<br>Name | Pin<br>Numbe<br>r | Pin Number | Pin Number | Pin Number | Pin Number | | 7 | VDD | VDD | 42 | 39 | 39 | 35 | | 2 | GND | VSS | 43 | 40 | 40 | 36 | # SN8F5708 Series | 6 | SWAT | P4.0 | 39 | 36 | 36 | 32 | |---|------|------|----|----|----|----| | 8 | SWAT | P4.0 | 39 | 36 | 36 | 32 | | SN-Link Co | SN-Link Connector | | SN8F5705F/J | SN8F57084K/S/T | SN8F57084J | SN8F57082S/T | |---------------|-------------------|-------------------|-------------|----------------|------------|--------------| | Pin<br>Number | Pin<br>Name | Pin<br>Numbe<br>r | Pin Number | Pin Number | Pin Number | Pin Number | | 7 | VDD | VDD | 28 | 28 | 24 | 20 | | 2 | GND | VSS | 29 | 1 | 25 | 1 | | 6 | SWAT | P4.0 | 25 | 25 | 21 | 17 | | 8 | SWAT | P4.0 | 25 | 25 | 21 | 17 | | SN-Link Co | nnector | MCU | SN8F570822T | SN8F570812S | SN8F57085T | SN8F57087T | |---------------|-------------|-------------------|-------------|-------------|------------|------------| | Pin<br>Number | Pin<br>Name | Pin<br>Numbe<br>r | Pin Number | Pin Number | Pin Number | Pin Number | | 7 | VDD | VDD | 1 | 13 | 16 | 15 | | 2 | GND | VSS | 2 | 14 | 1 | 16 | | 6 | SWAT | P4.0 | 20 | 12 | 15 | 14 | | 8 | SWAT | P4.0 | 20 | 12 | 15 | 14 | # 29 Ordering Information The figure below is an example of the marking. Contents such as the product ID or symbol may vary according to different packages. #### 29.1 Device Nomenclature | Full Name | Packing Type | |--------------|-------------------------------| | S8F5708W | Wafer | | SN8F5708H | Dice | | SN8F5708FG | LQFP, 48 pins, Green package | | SN8F5708JG | QFN, 48 pins, Green package | | SN8F570870JG | QFN, 46 pins, Green package | | SN8F5707FG | LQFP, 44 pins, Green package | | SN8F57086JG | QFN, 40 pins, Green package | | SN8F5705FG | LQFP, 32 pins, Green package | | SN8F5705JG | QFN, 32 pins, Green package | | SN8F57084KG | SKDIP, 28 pins, Green package | | SN8F57084SG | SOP, 28 pins, Green package | | SN8F57084TG | TSSOP, 28 pins, Green package | | SN8F57084JG | QFN, 28 pins, Green package | | SN8F57082SG | SOP, 20 pins, Green package | | SN8F57082TG | TSSOP, 20 pins, Green package | | SN8F570822TG | TSSOP, 20 pins, Green package | | SN8F570812SG | SOP, 16 pins, Green package | | SN8F57085TG | TSSOP, 16 pins, Green package | | SN8F57087TG | TSSOP, 16 pins, Green package | | | | # **30 Package Information** # 30.1 LQFP48 | SYMBOLS | Din | Dimension in mm | | | Dimension in inch | | | |-----------|----------|-----------------|------|-----------|-------------------|-------|--| | STIVIBOLS | MIN. | NOM. | MAX. | MIN. | NOM. | MAX. | | | Α | | | 1.60 | | | 0.063 | | | A1 | 0.05 | | 0.15 | 0.002 | | 0.006 | | | A2 | 1.35 | 1.40 | 1.45 | 0.053 | 0.055 | 0.057 | | | b | 0.17 | 0.22 | 0.27 | 0.007 | 0.009 | 0.011 | | | С | 0.09 | | 0.20 | 0.004 | | 0.008 | | | D | 9.00 BSC | | | 0.354 BSC | | | | | D1 | 7.00 BSC | | | | 0.276 BSC | | | | Е | 9.00 BSC | | | | 0.354 BSC | | | | E1 | 7.00 BSC | | | | 0.276 BSC | | | | e | | 0.50 BSC | | | 0.020 BSC | | | | L | 0.40 | 0.60 | 0.80 | 0.016 | 0.024 | 0.031 | | | L1 | | 1.00 REF | | 0.039 REF | | | | | θ | 0° | 3.5° | 7° | 0° | 3.5° | 7° | | #### Notes: - 1. CONTROLLING DIMENSION: MILLIMETER (mm) - 2. DIMENSIONS D1 AND E1 DO NOT INCLUDE MOLD PROTRUSION. - 3. DIMENSION b DOES NOT INCLUDE DAMBAR PROTRUSION. ## 30.2 QFN48 | SYMBOLS | Dimension in mm | | | Dimension in inch | | | | |-----------|-----------------|-----------|------|-------------------|-----------|-------|--| | STIVIBOLS | MIN. | NOM. | MAX. | MIN. | NOM. | MAX. | | | Α | 0.70 | 0.80 | 0.90 | 0.028 | 0.031 | 0.035 | | | A1 | 0.00 | 0.02 | 0.05 | 0.000 | 0.001 | 0.002 | | | A3 | | 0.203 REF | | 0.008 REF | | | | | b | 0.15 | 0.20 | 0.25 | 0.006 | 0.008 | 0.010 | | | D | 6.00 BSC | | | 0.236 BSC | | | | | E | | 6.00 BSC | | | 0.236 BSC | | | | е | | 0.4 BSC | | | 0.016 BSC | | | | D2 | 3.70 | 4.20 | 4.70 | 0.146 | 0.165 | 0.185 | | | E2 | 3.70 | 4.20 | 4.70 | 0.146 | 0.165 | 0.185 | | | L | 0.30 | 0.40 | 0.50 | 0.012 | 0.016 | 0.020 | | Notes: 1. CONTROLLING DIMENSION: MILLIMETER (mm) ## 30.3 QFN46 | SYMBOLS | Dimension in mm | | | Dimension in inch | | nch | |-----------|-----------------|-------------------|------|-------------------|-----------|-------| | STIVIBOLS | MIN. | NOM. | MAX. | MIN. | NOM. | MAX. | | Α | 0.70 | 0.80 | 0.90 | 0.028 | 0.031 | 0.035 | | A1 | 0.00 | 0.02 | 0.05 | 0.000 | 0.001 | 0.002 | | A3 | 0.203 REF | | | 0.008 REF | | | | b | 0.20 | 0.25 | 0.30 | 0.008 | 0.010 | 0.012 | | D | | 6.5 BSC 0.256 BSC | | | | | | E | | 4.5 BSC | | 0.177 BSC | | | | е | | 0.4 BSC | | | 0.016 BSC | | | D2 | 5.00 | 5.10 | 5.20 | 0.197 | 0.201 | 0.205 | | E2 | 3.00 | 3.10 | 3.20 | 0.118 | 0.122 | 0.126 | | L | 0.30 | 0.40 | 0.50 | 0.012 | 0.016 | 0.020 | Notes: 1. CONTROLLING DIMENSION: MILLIMETER (mm) #### 30.4 LQFP44 | SYMBOLS | Din | nension in I | mm | Dimension in inch | | | |-----------|-----------|--------------|------|-------------------|-----------|-------| | STIVIBOLS | MIN. | NOM. | MAX. | MIN. | NOM. | MAX. | | Α | | | 1.60 | | | 0.063 | | A1 | 0.05 | | 0.15 | 0.002 | | 0.006 | | A2 | 1.35 | 1.40 | 1.45 | 0.053 | 0.055 | 0.057 | | b | 0.28 | 0.37 | 0.45 | 0.011 | 0.015 | 0.018 | | c1 | 0.09 | | 0.20 | 0.004 | | 0.008 | | D | 12.00 BSC | | | 0.472 BSC | | | | D1 | | 10.00 BSC | | 0.394 BSC | | | | E | | 12.00 BSC | | | 0.472 BSC | | | E1 | 10.00 BSC | | | | 0.394 BSC | | | е | | 0.80 BSC | | | 0.031 BSC | | | L | 0.45 | 0.60 | 0.75 | 0.018 | 0.0236 | 0.030 | | L1 | - | 1.00 REF | | 0.039 REF | | | | θ | 0° | 3.5° | 7° | 0° | 3.5° | 7° | Notes: - 1. CONTROLLING DIMENSION: MILLIMETER (mm) - 2. DIMENSIONS D1 AND E1 DO NOT INCLUDE MOLD PROTRUSION. - 3. DIMENSION b DOES NOT INCLUDE DAMBAR PROTRUSION. ## 30.5 QFN40 5X5 | SYMBOLS | Din | nension in r | mm | Dim | 0.008<br>0.197 BSC | nch | | |-----------|----------|--------------|------|-----------|--------------------|-------|--| | STIVIDOES | MIN. | NOM. | MAX. | MIN. | NOM. | MAX. | | | Α | 0.70 | 0.80 | 0.90 | 0.025 | 0.031 | 0.035 | | | A1 | | 0.02 | 0.05 | | 0.001 | 0.002 | | | A3 | | 0.203 REF | | 0.008 REF | | | | | b | 0.15 | 0.20 | 0.25 | 0.006 | 0.008 | 0.010 | | | D | 5.00 BSC | | | 0.197 BSC | | | | | E | | 5.00 BSC | | | 0.197 BSC | | | | е | | 0.40 BSC | | 0.016 BSC | | | | | D2 | 3.1 | 3.60 | 4.1 | 0.122 | 0.142 | 0.161 | | | E2 | 3.1 | 3.60 | 4.1 | 0.122 | 0.142 | 0.161 | | | L | 0.25 | 0.35 | 0.45 | 0.010 | 0.014 | 0.018 | | Notes: 1. CONTROLLING DIMENSION: MILLIMETER (mm) DETAIL "A" ## 30.6 LQFP32 | (= | | | | | | | |-----------|-----------------|----------|------|-------------------|-----------|-------| | SYMBOLS | Dimension in mm | | | Dimension in inch | | | | STIVIBOLS | MIN. | NOM. | MAX. | MIN. | NOM. | MAX. | | Α | | | 1.60 | | | 0.063 | | A1 | 0.05 | | 0.25 | 0.002 | | 0.01 | | A2 | 1.35 | 1.40 | 1.45 | 0.053 | 0.055 | 0.057 | | b | 0.30 | | 0.45 | 0.012 | | 0.018 | | С | 0.09 | | 0.20 | 0.004 | | 0.008 | | D | | 9.00 BSC | | | 0.354 BSC | | | D1 | | 7.00 BSC | | 0.276 BSC | | | | E | | 9.00 BSC | | | 0.354 BSC | | | E1 | | 7.00 BSC | | | 0.276 BSC | | | e | 0.80 BSC | | | | 0.031 BSC | | | L | 0.40 | 0.60 | 0.80 | 0.016 | 0.024 | 0.031 | | L1 | | 1.00 REF | | | 0.039 REF | | #### Notes: **SIDE VIEW** - 1. CONTROLLING DIMENSION: MILLIMETER (mm) - 2. DIMENSIONS D1 AND E1 DO NOT INCLUDE MOLD PROTRUSION. - 3. DIMENSION b DOES NOT INCLUDE DAMBAR PROTRUSION. ## 30.7 QFN32 4X4 | SYMBOLS | Din | ension in mm | Dimension in inch | | nch | | |-----------|--------------------|--------------|-------------------|-----------|-------|-------| | STIVIBOLS | MIN. | NOM. | MAX. | MIN. | NOM. | MAX. | | Α | 0.70 | 0.80 | 0.90 | 0.028 | 0.031 | 0.035 | | A1 | 0.00 | 0.02 | 0.05 | 0.000 | 0.000 | 0.002 | | A3 | | 0.20 REF | | 0.008 REF | | | | b | 0.15 | 0.20 | 0.25 | 0.006 | 0.008 | 0.010 | | D | 4.00 BSC 0.157 BSC | | | | | • | | E | | 4.00 BSC | | 0.157 BSC | | | | e | | 0.40 BSC | | 0.016 BSC | | | | D2 | 2.00 | 2.45 | 2.9 | 0.080 | 0.096 | 0.114 | | E2 | 2.00 | 2.45 | 2.9 | 0.080 | 0.096 | 0.114 | | L | 0.25 | 0.35 | 0.45 | 0.010 | 0.013 | 0.017 | Notes: 1. CONTROLLING DIMENSION: MILLIMETER (mm) #### 30.8 SKDIP28 | SYMBOLS | Dimension in mm | | | Dimension in inch | | | |-----------|-----------------|-----------|-------|-------------------|-----------|-------| | STIVIBOLS | MIN. | NOM. | MAX. | MIN. | NOM. | MAX. | | Α | | | 4.45 | | | 0.175 | | A1 | 0.38 | | | 0.015 | | | | A2 | 3.18 | 3.30 | 3.43 | 0.125 | 0.130 | 0.135 | | В | 0.46 typ. | | | 0.018 typ. | | | | B1 | | 1.52 typ. | | 0.060 typ. | | | | D | 35.18 | 35.31 | 35.56 | 1.385 | 1.390 | 1.400 | | E | | 7.87 BSC | | | 0.310 BSC | | | E1 | 7.19 | 7.32 | 7.44 | 0.283 | 0.288 | 0.293 | | e1 | | 2.54 typ. | | 0.100 typ. | | | | L | 3.05 | 3.30 | 3.56 | 0.120 | 0.130 | 0.140 | | eA | 8.38 | 8.89 | 9.40 | 0.330 | 0.350 | 0.370 | | θ | 0° | 7° | 15° | 0° | 7° | 15° | #### Notes: JEDEC OUTLINE: MS-015 AH CONTROLLING DIMENSION: inch #### 30.9 SOP28 | SYMBOLS | Din | nension in i | mm | Dim | nension in i | nch | | |-----------|-------|--------------|-----------|-------|--------------|-------|--| | STIVIBOLS | MIN. | NOM. | MAX. | MIN. | NOM. | MAX. | | | Α | | | 2.65 | - | | 0.104 | | | A1 | 0.10 | | 0.30 | 0.004 | | 0.011 | | | В | 0.31 | 0.41 | 0.51 | 0.012 | 0.016 | 0.020 | | | D | 17.70 | 18.20 | 18.70 | 0.697 | 0.716 | 0.736 | | | E | | 7.50 BSC | 0.295 BSC | | | | | | e | | 1.27 BSC | | | 0.050 BSC | | | | Н | | 10.30 BSC | | | 405 BSC | | | | L | 0.40 | | 1.27 | 0.016 | | 0.050 | | | θ | 0° | 4 ° | 8° | o° | 4 ° | 8° | | #### Notes: CONTROLLING DIMENSION: mm JEDEC OUTLINE: MO-119 AB #### 30.10 TSSOP28 | SYMBOLS | Dimension in mm | | | Dimension in inch | | | |-----------|-----------------|------|------|----------------------|-------|-------| | STIVIDOLS | MIN. | NOM. | MAX. | MIN. | NOM. | MAX. | | Α | | | 1.20 | | | 0.047 | | A1 | 0.00 | | 0.15 | 0.000 | | 0.006 | | A2 | 0.80 | 1.00 | 1.05 | 0.031 | 0.039 | 0.041 | | b | 0.19 | | 0.30 | 0.007 | | 0.012 | | D | 9.60 | 9.70 | 9.80 | 0.378 | 0.382 | 0.386 | | E | 6.40 BSC. | | | 0.252 BSC. | | | | E1 | 4.30 | 4.40 | 4.50 | 0.169 | 0.173 | 0.177 | | е | 0.65 BSC. | | | 0.65 BSC. 0.026 BSC. | | | | L | 0.45 | 0.60 | 0.75 | 0.018 | 0.024 | 0.030 | | θ | 0° | | 8° | 0° | | 8° | #### Notes: - 1. CONTROLLING DIMENSION: mm - 2. JEDEC OUTLINE: MO-153 - 3. DIMENSION 'D' DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BERRES. - 4. DIMENSION 'E1' DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. - 5. DIMENSION 'b' DOES NOT INCLUDE DAMBAR PROTRUSION. ## 30.11 QFN28 4X4 | SYMBOLS | Dimension in mm | | | Dimension in inch | | | |-----------|-----------------|------|------|-------------------|-----------|-------| | STIVIDOES | MIN. | NOM. | MAX. | MIN. | NOM. | MAX. | | Α | 0.70 | 0.80 | 0.90 | 0.028 | 0.031 | 0.035 | | A1 | 0.00 | 0.02 | 0.05 | 0.000 | 0.001 | 0.002 | | A3 | 0.203 REF | | | 0.008 REF | | | | b | 0.15 | 0.20 | 0.25 | 0.006 | 0.008 | 0.010 | | D | 4.00 BSC | | | 0.157 BSC | | | | E | 4.00 BSC | | | 0.157 BSC | | | | е | 0.40 BSC | | | | 0.016 BSC | , | | D2 | 1.50 | 2.20 | 2.9 | 0.060 | 0.086 | 0.114 | | E2 | 1.50 | 2.20 | 2.9 | 0.060 | 0.086 | 0.114 | | L | 0.30 | 0.40 | 0.50 | 0.012 | 0.016 | 0.020 | Notes: 1. CONTROLLING DIMENSION: MILLIMETER (mm) #### 30.12 SOP20 | SYMBOLS | Dimension in mm | | | Dimension in inch | | | |-----------|-----------------|------|------|-------------------|-------|-------| | STIVIBOLS | MIN. | NOM. | MAX. | MIN. | NOM. | MAX. | | Α | - | | 2.65 | - | - | 0.104 | | A1 | 0.10 | | 0.30 | 0.004 | - | 0.012 | | В | 0.31 | 0.41 | 0.51 | 0.012 | 0.016 | 0.020 | | D | 12.80 BSC | | | 0.503 | | | | E | 7.50 BSC | | | 0.295 | | | | е | 1.27 BSC | | | 0.050 BSC | | | | Н | 10.30 BSC | | | 0.405 | | | | L | 0.40 | | 1.27 | 0.016 | - | 0.050 | | θ | o° | 4° | 8° | o° | 4° | 8° | #### Notes: CONTROLLING DIMENSION: mm JEDEC OUTLINE: MO-013 AC #### 30.13 TSSOP20 **SIDE VIEW** | | Dimension in mm | | | Dimension in inch | | | |---------|-----------------|------|------|-------------------|------------|-------| | SYMBOLS | MIN. | NOM. | MAX. | MIN. | NOM. | MAX. | | Α | | | 1.20 | | | 0.047 | | A1 | 0.05 | | 0.15 | 0.002 | | 0.006 | | A2 | 0.80 | | 1.05 | 0.031 | | 0.041 | | b | 0.19 | | 0.30 | 0.007 | | 0.012 | | D | 6.40 | 6.50 | 6.60 | 0.252 | 0.256 | 0.260 | | E | 6.40 BSC. | | | 0.252 BSC. | | | | E1 | 4.30 | 4.40 | 4.50 | 0.169 | 0.173 | 0.177 | | е | 0.65 BSC. | | | | 0.026 BSC. | | | Ĺ | 0.45 | 0.60 | 0.75 | 0.018 | 0.024 | 0.030 | | θ | 0° | | 8° | 0° | | 8° | #### Notes: - 1. CONTROLLING DIMENSION: mm - 2. JEDEC OUTLINE: MO-153 - 3. DIMENSION 'D' DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BERRES. - 4. DIMENSION 'E1' DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. - 5. DIMENSION 'b' DOES NOT INCLUDE DAMBAR PROTRUSION. #### 30.14 SOP16 **SIDE VIEW** DETAIL "A" | SYMBOLS Dimension in mm | | | mm | Dimension in inch | | | | |-------------------------|----------|------|------|-------------------|-------|-------|--| | STIVIBOLS | MIN. | NOM. | MAX. | MIN. | NOM. | MAX. | | | Α | | | 1.75 | - | | 0.069 | | | A1 | 0.10 | | 0.25 | 0.004 | | 0.010 | | | В | 0.31 | 0.41 | 0.51 | 0.012 | 0.016 | 0.020 | | | D | 9.90 BSC | | | 0.389 BSC | | | | | E | 3.90 BSC | | | 0.153 BSC | | | | | е | 1.27 BSC | | | 0.050 BSC | | | | | Н | 6.00 BSC | | | 0.236 BSC | | | | | L | 0.40 | | 1.27 | 0.016 | | 0.050 | | | θ | 0° | 4° | 8° | 0° | 4° | 8° | | #### Notes: CONTROLLING DIMENSION: mm JEDEC OUTLINE: MS-012 AC #### 30.15 TSSOP16 | SYMBOLS | Dimension in mm | | | Dimension in inch | | | |-----------|-----------------|------|------|-------------------|-------|-------| | STIVIBOLS | MIN. | NOM. | MAX. | MIN. | NOM. | MAX. | | Α | | | 1.20 | | | 0.047 | | A1 | 0.05 | | 0.15 | 0.002 | | 0.006 | | A2 | 0.80 | 1.00 | 1.05 | 0.031 | 0.039 | 0.041 | | b | 0.19 | | 0.30 | 0.007 | | 0.012 | | D | 4.80 | 5.00 | 5.20 | 0.189 | 0.196 | 0.205 | | E | 6.40 BSC. | | | 0.252 BSC. | | | | E1 | 4.30 | 4.40 | 4.50 | 0.169 | 0.173 | 0.177 | | е | 0.65 BSC. | | | 0.026 BSC. | | | | L | 0.45 | 0.60 | 0.75 | 0.018 | 0.024 | 0.030 | | θ | 0° | | 8° | 0° | | 8° | #### Notes: - 1. CONTROLLING DIMENSION: mm - 2. JEDEC OUTLINE: MO-153 - 3. DIMENSION 'D' DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BERRES. - 4. DIMENSION 'E1' DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. - 5. DIMENSION 'b' DOES NOT INCLUDE DAMBAR PROTRUSION. # 31 Appendix: Reference Document Sonix provides reference document for users to help them quickly familiar SN8F5000 family (downloadable on cooperative website: <a href="https://www.sonix.com.tw">www.sonix.com.tw</a>). | Document Name | Description | |-------------------------------------------|----------------------------------------------| | SN8F5000 Starter-Kit User Manual | This documentation introduces SN8F5000 | | | family all Starter-Kit, providing the user | | | selects an appropriate starter-kit for | | | development. | | SN8F5000 Family Instruction Set | The document details the 8051 instruction | | | set, and a simple example illustrates | | | operation. | | SN8F5000 Family Instruction Mapping Table | This document supplies the information | | | about mapping assembly instructions from | | | 8-Bit Flash/ OTP Type to 8051 Flash Type. | | SN8F5000 Packaging Information | This documentation introduces SN8F5000 | | | family microcontrollers' mechanical data, | | | such as height, width and pitch information. | | SN8F5000 Debug Tool Manual | This document teaches the user to install | | | software Keil C51, and helped create a new | | | project to be developed. | # SN8F5708 Series Datasheet # 8051-based Microcontroller #### **Corporate Headquarters** 10F-1, No. 36, Taiyuan St. Chupei City, Hsinchu, Taiwan TEL: +886-3-5600888 FAX: +886-3-5600889 #### **Taipei Sales Office** 15F-2, No. 171, Songde Rd. Taipei City, Taiwan TEL: +886-2-27591980 FAX: +886-2-27598180 mkt@sonix.com.tw sales@sonix.com.tw #### **Hong Kong Sales Office** Unit 2603, No. 11, Wo Shing St. Fo Tan, Hong Kong TEL: +852-2723-8086 FAX: +852-2723-9179 hk@sonix.com.tw #### **Shenzhen Contact Office** High Tech Industrial Park, Shenzhen, China TEL: +86-755-2671-9666 FAX: +86-755-2671-9786 mkt@sonix.com.tw sales@sonix.com.tw #### **USA Office** TEL: +1-714-3309877 TEL: +1-949-4686539 tlightbody@earthlink.net #### **Japan Office** 2F, 4 Chome-8-27 Kudanminami Chiyoda-ku, Tokyo, Japan TEL: +81-3-6272-6070 FAX: +81-3-6272-6165 jpsales@sonix.com.tw #### **FAE Support via email** 8-bit Microcontroller Products: sa1fae@sonix.com.tw All Products: fae@sonix.com.tw